## Intro To Processor Architecture

**Project Report** 

Team 11: Pegasus

Tejah SS 2020112028

Jaishnav Yarramaneni 2020102059

## **Project Description:**

The project involves the implementation of Y86-64 processor architecture design using Verilog. The final goal is to achieve a 5 state pipelined implementation of the processor.

This report includes the sequential and the pipelined implementation of the Y86-64 processor which contains the fetch, decode - write back, execute, memory and the PC update blocks, their testbenches and the combined testbench along with data forwarding and support for eliminating pipeline hazards along with the testing for call and return.

## **Sequential Implementation:**

The sequential implementation of the Y86-64 processor works with fetch, decode, execute, memory, writeback and PC update according to the following table

| Stage | HALT                             | NOP                              | CMOV                             | IRMOVQ                           |
|-------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|
| Fch   | icode:ifun ← M <sub>1</sub> [PC] |
|       |                                  |                                  | rA:rB ← M <sub>1</sub> [PC+1]    | rA:rB ← M <sub>1</sub> [PC+1]    |
|       |                                  |                                  |                                  | valC ← M <sub>8</sub> [PC+2]     |
|       | valP ← PC + 1                    | valP ← PC + 1                    | valP ← PC + 2                    | valP ← PC + 10                   |
| Dec   |                                  |                                  | valA ← R[rA]                     |                                  |
| Exe   | cpu.stat = HLT                   |                                  | valE ← valA                      | valE ← valC                      |
|       |                                  |                                  | Cnd ← Cond(CC,ifun)              |                                  |
| Mem   |                                  |                                  |                                  |                                  |
| WB    |                                  |                                  | Cnd ? $R[rB] \leftarrow valE$    | R[rB] ← valE                     |
| PC    | PC ← 0                           | PC ← valP                        | PC ← valP                        | PC ← valP                        |
| Stage | RMMOVQ                           | MRMOVQ                           | 0Pq                              | jXX                              |
| Fch   | $icode:ifun \leftarrow M_1[PC]$  | $icode:ifun \leftarrow M_1[PC]$  | $icode:ifun \leftarrow M_1[PC]$  | $icode:ifun \leftarrow M_1[PC]$  |
|       | rA:rB ← M <sub>1</sub> [PC+1]    | $rA:rB \leftarrow M_1[PC+1]$     | rA:rB ← M <sub>1</sub> [PC+1]    |                                  |
|       | valC ← M <sub>8</sub> [PC+2]     | valC ← M <sub>8</sub> [PC+2]     |                                  | valC ← M <sub>8</sub> [PC+1]     |
|       | valP ← PC + 10                   | valP ← PC + 10                   | valP ← PC + 2                    | valP ← PC + 9                    |
| Dec   | valA ← R[rA]                     |                                  | valA ← R[rA]                     |                                  |
|       | valB ← R[rB]                     | $valB \leftarrow R[rB]$          | valB ← R[rB]                     |                                  |
| Exe   | valE ← valB + valC               | valE ← valB + valC               | valE ← valB OP valA              | Cnd ← Cond(CC,ifun)              |
|       |                                  |                                  | Set CC                           |                                  |
| Mem   | M <sub>8</sub> [valE] ← valA     | valM ← M <sub>8</sub> [valE]     |                                  |                                  |
| WB    |                                  | R[rA] ← valM                     | R[rB] ← valE                     |                                  |
| PC    | PC ← valP                        | PC ← valP                        | PC ← valP                        | PC ← Cnd ? valC:valP             |
| Stage | CALL                             | RET                              | PUSHQ                            | POPQ                             |
| Fch   | icode:ifun ← M <sub>1</sub> [PC] | icode:ifun ← M <sub>1</sub> [PC] | $icode:ifun \leftarrow M_1[PC]$  | $icode:ifun \leftarrow M_1[PC]$  |
|       |                                  |                                  | $rA:rB \leftarrow M_1[PC+1]$     | rA:rB ← M <sub>1</sub> [PC+1]    |
|       | valC ← M <sub>8</sub> [PC+1]     |                                  |                                  |                                  |
|       | valP ← PC + 9                    | valP ← PC + 1                    | valP ← PC + 2                    | valP ← PC + 2                    |
| Dec   |                                  | valA ← R[RSP]                    | valA ← R[rA]                     | valA ← R[RSP]                    |
|       | valB ← R[RSP]                    | valB ← R[RSP]                    | valB ← R[RSP]                    | valB ← R[RSP]                    |
| Exe   | valE ← valB - 8                  | valE ← valB + 8                  | valE ← valB - 8                  | valE ← valB + 8                  |
| Mem   | $M_8[valE] \leftarrow valP$      | valM ← M <sub>8</sub> [valA]     | $M_8[valE] \leftarrow valA$      | valM ← M <sub>8</sub> [valA]     |
| WB    | R[RSP] ← valE                    | R[RSP] ← valE                    | R[RSP] ← valE                    | R[RSP] ← valE                    |
|       |                                  |                                  |                                  | R[rA] ← valM                     |
| PC    | PC ← valC                        | PC ← valM                        | PC ← valP                        | PC ← valP                        |

The blocks are as follows:

#### Fetch:



The purpose of fetch block is to take PC as an input and compute the **icode**, **ifun**, **rA**, **rB**, **valC**, **valP**, **Instr valid** and the **imem\_error** as the outputs. It computes this with the help of **instr** array which stores the first 10 bytes after the byte the PC is pointing to of which the first byte represents the **icode**:**ifun**, second represents the **values of registers** and rest the immediate value of destination offset depending on icode and ifun according to the following

| Instruction      |      | Ву    | Byte offset from PC |   |   |   | Instruction |   | Byte offset from PC |   |            |   |    |      |   |   |   |     |   |   |   |   |
|------------------|------|-------|---------------------|---|---|---|-------------|---|---------------------|---|------------|---|----|------|---|---|---|-----|---|---|---|---|
|                  | 0    | 1     | 2                   | 3 | 4 | 5 | 6           | 7 | 8                   | 9 |            | ( | )  | 1    |   | 2 | 3 | 4   | 5 | 6 | 7 | 8 |
| halt             | 0 0  |       |                     |   |   |   |             |   |                     |   | OPq rA, rB | 6 | fn | rA r | В |   |   |     |   |   |   |   |
| nop              | 1 0  |       |                     |   |   |   |             |   |                     |   | jXX Dest   | 7 | fn |      |   |   | D | est |   |   |   |   |
| cmovXX rA, rB    | 2 fn | rA rB |                     |   |   |   |             |   |                     |   | call Dest  | 8 | 0  |      |   |   | D | est |   |   |   |   |
| irmovq V, rB     | 3 0  | f rB  |                     |   |   | V | 1           |   |                     |   | ret        | 9 | 0  |      |   |   |   |     |   |   |   |   |
| rmmovq rA, D(rB) | 4 0  | rA rB |                     |   |   | D | )           |   |                     |   | pushq rA   | a | 0  | rA   | f |   |   |     |   |   |   |   |
| mrmovq D(rB), rA | 5 0  | rA rB |                     |   |   | D | )           |   |                     |   | popq rA    | b | 0  | rA   | f |   |   |     |   |   |   |   |

The fetch module which is defined takes the inputs as **PC** and **instr** array from which the values **icode**, **ifun**, **rA**, **rB**, **valC**, **valP**, **Instr valid** and the **imem\_error** are given as outputs.

- The instructions are identified with the help of case statements which produce the required outputs for **icode**, **ifun**, **rA**, **rB**, **valC** and **valP**.
- The imem\_error is set to 1 if the value of PC exceeds 20480 bytes(memory size) and sets the status code **ADR** to 1.
- If the instruction is not one from the above 12 instructions, then the instruction is set to 0 and the status code **INS** is set to 1.
- If halt is encountered, then the status code **HLT** is set to 1.

```
module fetch(icode,ifun,rA,rB,valC,valP,imem_error,instr_valid,clk,PC,instr);
  input clk;
  input [63:0] PC;
  input [0:79] instr;
  output reg [3:0] icode, ifun, rA, rB;
  output reg [63:0] valC, valP;
  output reg imem_error=0, instr_valid=1;
```

### Decode and Writeback:



The purpose of the decode block is to read from the registers and assign the values of valA and valB and that of the write back block is to write the values back into the registers which may depend on the value of Cnd.

For this we need to have the 15 registers that are available in the processor which will only be accessed in the decode and writeback and hence they are declared here which will be present as long as the processor is running. The registers are sent as output for the testbench for the verification purpose.

The combined block of decode and write back takes **rA**, **rB**, **icode**, **Cnd**, **valM** and **valE** as inputs and give **valA** and **valB** as outputs.

- For the decode part, **valA** and **valB** are computed according to the identified instructions using switch statements.
- For the writeback part, the values are written back into the register using the same switch statement which identify the instructions and writeback into the respective registers.

```
module decode(clk,icode,rA,rB,cnd,valA,valE,valM,
reg_mem0,reg_mem1,reg_mem2,reg_mem3,reg_mem5,reg_mem6,reg_mem7,
reg_mem8,reg_mem9,reg_mem10,reg_mem11,reg_mem12,reg_mem13,reg_mem14);

input clk;
input cnd;
input (3:0] icode,rA,rB;
input [63:0] valE,valM;
output reg [63:0] valA,valB;
output reg[63:0] reg_mem0,reg_mem1,reg_mem2,reg_mem3,reg_mem4,reg_mem6,reg_mem7,reg_mem8,reg_mem9,reg_mem10,reg_mem11,reg_mem12,reg_mem13,reg_mem14;
```

#### Execute:



The purpose of the execute block is to implement the instruction and compute the effective address or value using the ALU and set the required condition codes(by using the prebuilt blocks that are present).

The execute block takes **icode**, **ifun**, **valC**, **valA** and **valB** as inputs and gives the outputs as **Cnd** and **valE**.

- The execute part works on switch statements which selects the instructions according to the values of **icode** and **ifun**.
- The condition codes are also set for the instructions jXX and CMOV and valE is computed using ALU.
- The presence of CC\_in and CC\_out is due to the inability of Verilog to change the input value so the value of CC\_in is declared to that of CC\_out for the arithmetic operations i.e. when the condition codes are generated

```
module execute(valE,cnd,CC_out,icode,ifun,valC,valA,valB,CC_in);

output reg [63:0] valE;
output reg cnd;
output reg [2:0] CC_out;
input [3:0] icode,ifun;
input [63:0] valC,valA,valB;
input [2:0] CC_in; // OF,SF,ZF
```

#### Memory:



The purpose of memory block is to read and write the values from the memory. The data\_mem in the processor in general is accessible everywhere but since here we set it as output for the verification purpose in testbench.

The memory block has input values as **icode**, **valE**, **valA** and **valP** and the output values as **valM** 

- The **dmem\_error** is set to 1 when valE exceeds 1023 which is the size of the data memory which sets the status code **ADR** to 1.
- The value of **valM** is read from the registers and the vice versa according to the value of **icode** where the instruction is selected using switch statements.

```
module memory(valM,dmem_error,clk,icode,valE,valA,valP,data_mem);
   input clk;
   input [3:0] icode;
   input [63:0] valE, valP;
   input [63:0] valA;
   output reg [0:1023] data_mem=0;
   output reg [63:0] valM;
   output reg dmem_error;
```

## PC Update:



The purpose of PC update is to point the PC to the address of the next instruction.

The PC Update block has **icode**, **Cnd**, **valC**, **valM** and **valP** as inputs and the value of updated **PC** as output.

• The PC Update part works on switch statements which selects the instructions according to the values of **icode** and **Cnd** and updates the value of PC accordingly.

```
module pc_update(PC,clk,icode,cnd,valC,valM,valP);
input [3:0] icode;
input cnd,clk;
input [63:0] valC,valM,valP;
output reg [63:0] PC;
```

## **Testbench Results:**

The output for the given machine level code

```
//OPq
instr_mem[32]=8'b01100001; //6 fn
instr_mem[33]=8'b00100011; //rA rB
//cmovxx
instr_mem[34]=8'b00100000; //2 fn
instr_mem[35]=8'b00110100; //rA rB
instr_mem[36]=8'b00100101; // 2 ge
instr_mem[37]=8'b01010011; // rA rB
//halt
instr_mem[38]=8'b000000000; // 0 0
```

for the following reg\_mem

```
initial begin

reg_mem[0] = 0;
reg_mem[1] = 1;
reg_mem[2] = 2;
reg_mem[3] = 3;
reg_mem[5] = 5;
reg_mem[6] = 6;
reg_mem[6] = 6;
reg_mem[7] = 7;
reg_mem[8] = 8;
reg_mem[9] = 9;
reg_mem[10] = 10;
reg_mem[11] = 11;
reg_mem[12] = 12;
reg_mem[13] = 13;
reg_mem[14] = 14;
end
```

for fetch block:

```
clk=1 PC=
                            x icode=xxxx ifun=xxxx rA=0010 rB=0011,valC=
                                                                                            x,valP=
clk=0 PC=
                            x icode=xxxx ifun=xxxx rA=0010 rB=0011,valC=
                                                                                            x,valP=
clk=1 PC=
                           34 icode=0010 ifun=0000 rA=0011 rB=0100,valC=
                                                                                            x,valP=
clk=0 PC=
                           34 icode=0010 ifun=0000 rA=0011 rB=0100,valC=
                                                                                            x,valP=
clk=1 PC=
                           36 icode=0010 ifun=0101 rA=0101 rB=0011,valC=
                                                                                            x,valP=
clk=0 PC=
                           36 icode=0010 ifun=0101 rA=0101 rB=0011,valC=
                                                                                            x,valP=
clk=1 PC=
                           38 icode=0000 ifun=0000 rA=0101 rB=0011,valC=
                                                                                            x,valP=
```

#### for decode block:

| clk=1 | icode=xxxx ifun=xxxx rA=0010 rB=0011,valA=   | 2,valB= | 2,reg_mem[3]]= | 2 |
|-------|----------------------------------------------|---------|----------------|---|
| clk=0 | icode=xxxx ifun=xxxx rA=0010 rB=0011,valA=   | 2,valB= | 2,reg_mem[3]]= | 2 |
| clk=1 | icode=0010 ifun=0000 rA=0011 rB=0100,valA=   | 2,valB= | 0,reg_mem[3]]= | 2 |
| clk=0 | ) icode=0010 ifun=0000 rA=0011 rB=0100,valA= | 2,valB= | 0,reg_mem[3]]= | 2 |
| clk=1 | icode=0010 ifun=0101 rA=0101 rB=0011,valA=   | 5,valB= | 0,reg_mem[3]]= | 2 |
| c1k=0 | ) icode=0010 ifun=0101 rA=0101 rB=0011,valA= | 5,valB= | 0,reg_mem[3]]= | 2 |
| clk=1 | icode=0000 ifun=0000 rA=0101 rB=0011,valA=   | 5,valB= | 0,reg_mem[3]]= | 2 |

## for execute, writeback and PC update block:

| clk=1 PC= | 32 icode=0110 ifun=0001 cnd=x CC_in=xxx CC_out=001 rA=0010 rB=0011,valA= | 2,valB= | 2,vaE= | 0,reg_mem[3]= | 2 |
|-----------|--------------------------------------------------------------------------|---------|--------|---------------|---|
| clk=0 PC= | 32 icode=0110 ifun=0001 cnd=x CC_in=xxx CC_out=001 rA=0010 rB=0011,valA= | 2,valB= | 2,vaE= | 0,reg_mem[3]= | 2 |
| clk=1 PC= | 34 icode=0010 ifun=0000 cnd=1 CC_in=001 CC_out=010 rA=0011 rB=0100,valA= | 0,valB= | 0,vaE= | 0,reg_mem[3]= | ø |
| clk=0 PC= | 34 icode=0010 ifun=0000 cnd=1 CC_in=001 CC_out=010 rA=0011 rB=0100,valA= | 0,valB= | 0,vaE= | 0,reg_mem[3]= | 0 |
| clk=1 PC= | 36 icode=0010 ifun=0101 cnd=1 CC_in=001 CC_out=010 rA=0101 rB=0011,valA= | 5,valB= | 0,vaE= | 5,reg_mem[3]= | ø |
| clk=0 PC= | 36 icode=0010 ifun=0101 cnd=1 CC_in=001 CC_out=010 rA=0101 rB=0011,valA= | 5,valB= | 0,vaE= | 5,reg_mem[3]= | ø |
| clk=1 PC= | 38 icode-0000 ifun-0000 cnd-1 CC_in-001 CC_out-010 rA-0101 rB-0011,valA- | 5,valB= | 0,vaE= | 0,reg_mem[3]= | 5 |
|           |                                                                          |         |        |               |   |

## for integrated processor:



This is shown due to the constraint of space, but the code works for all the present instructions. In order to test for all the instructions, uncomment the machine level code present in processor.v and run the code.

## **Pipelined Implementation:**

The pipelined implementation of the Y86-64 works the same way as that of the sequential implementation with the modules being same but with inclusion of the pipelined registers, slight change in the fetch and decode blocks, addition of support for data forwarding and PC prediction for improving the performance and the addition of the pipeline control logic for eliminating pipeline hazards.



We have implemented the block and the immediate register in the same block which is as shown below.

- 1) The fetch register is implemented in the processor.v(combined testbench).
- 2) fetch.v holds the fetch block, predict PC logic and the decode register.
- 3) decode.v holds the decode block along with the execute register along with writeback.
- 4) execute.v holds the execute block with the memory register.
- 5) memory.v holds the memory block with the writeback register.

The blocks are as follows:

#### Fetch:



Here the **f\_pc** is initialized to the initial value of PC from the processor.v block.

This takes the input as the **PC** and compute the values of **stat**, **icode**, **ifun**, **rA**, **rB**, **valC** and **valP**, and since they will be sent into the decode register, they will be named as **D\_icode**, **D\_ifun**, **D\_rA**, **D\_rB**, **D\_valC**, **D\_stat** and **D\_valP**.

Here the fetch part functions the same as that of that of sequential, but the addition of sequential block increases the throughput of the processor.

The addition of the Predict PC block adds the functionality of the predicting PC which will be sent to the fetch register in the processor.v block.

The **f\_pc** is named as **f\_predPC** which gets updated from the processor.v file on every clock cycle as shown below.

```
always @(posedge clk) F_predPC_in <= f_predPC;
```

The input for this block are the **clk** signal and **M\_icode**, **M\_cnd**, **M\_valA**, **W\_icode**, **W\_valM** which are present for the computation of the next predicted PC i.e. **f\_predPC** and **F\_predPC\_in** which is used to compute the values of the **D\_icode**, **D\_ifun**, **D\_rA**, **D\_rB**, **D\_valC**, **D\_stat** and **D\_valP**.

The computation of **D\_icode**, **D\_ifun**, **D\_rA**, **D\_rB**, **D\_valC**, **D\_stat** and **D\_valP** remains the same as that of the sequential part but the computation of **f\_predPC** can be done with the help of the following

```
The PC prediction logic chooses valC for the fetched instruction when it is either a call or a jump, and valP otherwise:

word f_predPC = [
    f_icode in { IJXX, ICALL } : f_valC;
    1 : f_valP;
];
```

The register gets updated once the clk hits and the output for **D\_icode**, **D\_ifun**, **D\_rA**, **D\_rB**, **D\_valC**, **D\_stat** and **D\_valP** is available as an output of the register.

## **Decode and Writeback:**



This takes the inputs from the decode register which are **D\_icode**, **D\_ifun**, **D\_rA**, **D\_rB**, **D\_valC**, **D\_stat**, **D\_valP** and also the inputs required for data forwarding which include **e\_dstE**, **e\_valE**, **M\_dstE**, **M\_valE**, **M\_dstM**, **w\_alm**, **W\_dstM**, **W\_valM**, **W\_dstE** and **W\_valE**.

This has two additional blocks along with the blocks present earlier. These blocks help in data forwarding and are represented by the **Sel+Fwd A** and **Fwd B** which directly gives the value for valA or valB from the execute, memory or writeback stages.

The outputs obtained from this block include **E\_stat**, **E\_ifun**, **E\_icode**, **E\_valA**, **E\_valB**, **E\_valC**, **dstE**, **dstM**, **srcA** and **srcB**.

Here the inputs **D\_icode**, **D\_ifun**, **D\_rA**, **D\_rB**, **D\_valC**, **D\_stat**, **D\_valP** are taken as shown which function similar to that of the sequential computing **E\_stat**, **E\_ifun**, **E\_icode**, **E\_valA**, **E\_valB** and **E\_valC** and all the 14 registers which gets updated from the writeback part.

**d\_srcA**, **d\_srcB**, **d\_dstE** and **d\_dstM** are computed based on the following

```
int srcB = [
    icode in { IOPL, IRMMOVL, IMRMOVL } : rB;
    icode in { IPUSHL, IPOPL, ICALL, IRET } : RESP;
    1 : RNONE; # Don't need register
];
```

```
int dstM = [
    icode in { IMRMOVL, IPOPL } : rA;
    1 : RNONE; # Don't write any register
];
```

```
# WARNING: Conditional move not implemented correctly here
word dstE = [
    icode in { IRRMOVQ } : rB;
    icode in { IIRMOVQ, IOPQ} : rB;
    icode in { IPUSHQ, IPOPQ, ICALL, IRET } : RRSP;
    1 : RNONE; # Don't write any register
];
```

And for the incomplete parts above, it is implemented as shown

```
case (D_icode)
 4'h2: begin
   d_dstE = D_rB;
  d_dstE = D_rB;
  d_srcA = D_rA;
  d_srcB = D_rB;
 4'h5: begin
  d_srcB = D_rB;
   d_dstM = D_rA;
 4'h6: begin
   d_srcB = D_rB;
   d_dstE = D_rB;
  d_dstE = 4;
 4'h9:begin
  d_srcA = 4;
   d_srcB = 4;
   d_dstE = 4;
 4'hA: begin
   d_srcA = D_rA;
d_srcB = 4;
   d_dstE = 4;
 4'hB: begin
   d_srcA = 4;
   d_srcB = 4;
   d_dstE = 4;
  d_dstM = D_rA;
   d_{srcA} = 4'hF;
   d_{srcB} = 4'hF;
   d_dstE = 4'hF;
   d_dstM = 4'hF;
```

For the data forwarding part the following is implemented

```
word d_valA = [
    D_icode in { ICALL, IJXX } : D_valP; # Use incremented PC
    d_srcA == e_dstE : e_valE; # Forward valE from execute
    d_srcA == M_dstM : m_valM; # Forward valM from memory
    d_srcA == M_dstE : M_valE; # Forward valE from memory
    d_srcA == W_dstM : W_valM; # Forward valM from write back
    d_srcA == W_dstE : W_valE; # Forward valE from write back
    1 : d_rvalA; # Use value read from register file
];
```

```
word d_valB = [
    d_srcB == e_dstE : e_valE;  # Forward valE from execute
    d_srcB == M_dstM : m_valM;  # Forward valM from memory
    d_srcB == M_dstE : M_valE;  # Forward valE from memory
    d_srcB == W_dstM : W_valM;  # Forward valM from write back
    d_srcB == W_dstE : W_valE;  # Forward valE from write back
    1 : d_rvalB;  # Use value read from register file
];
```

The above is implemented as follows

```
// Forwarding A
if(D_icode==4'h7 | D_icode == 4'h8) //jxx or call
  d valA = D valP;
else if(d_srcA==e_dstE & e_dstE!=4'hF)
  d valA = e valE;
else if(d_srcA==M_dstM & M_dstM!=4'hF)
  d_valA = m_valM;
else if(d_srcA==W_dstM & W_dstM!=4'hF)
  d_valA = W_valM;
else if(d srcA==M dstE & M dstE!=4'hF)
 d_valA = M_valE;
else if(d srcA==W dstE & W dstE!=4'hF)
 d_valA = W_valE;
else
  d valA = d rvalA;
if(d_srcB==e_dstE & e_dstE!=4'hF) // Forwarding from execute
 d valB = e valE;
else if(d_srcB==M_dstM & M_dstM!=4'hF) // Forwarding from memory
  d valB = m valM;
else if(d srcB==W dstM & W dstM!=4'hF) // Forwarding memory value from write back stage
  d_valB = W_valM;
else if(d srcB==M dstE & M dstE!=4'hF) // Forwarding execute value from memory stage
 d_valB = M_valE;
else if(d_srcB==W_dstE & W_dstE!=4'hF) // Forwarding execute value from write back stage
 d valB = W valE;
 d_valB = d_rvalB;
```

The register gets updated once the clk hits and the output for **E\_stat**, **E\_ifun**, **E\_icode**, **E\_valA**, **E\_valB** and **E\_valC** is available as an output of the execute register.

### Execute:



This takes the inputs as the outputs from the execute pipelined register which include **E\_stat**, **E\_ifun**, **E\_icode**, **E\_valA**, **E\_valB**, **E\_valC**, **E\_dstE**, **E\_dstM**, **W\_stat** and **m\_stat**.

The outputs obtained from this block include M\_stat, M\_icode, Cnd, M\_valE, M\_valA, M\_dstE, M\_dstM, e\_valE and e\_dstE.

Here **E\_stat**, **E\_ifun**, **E\_icode**, **E\_valA**, **E\_valB**, **E\_valC**, **E\_dstE** and **E\_dstM** which are the inputs when passed through this block compute **M\_stat**, **M\_icode**, **Cnd**, **M\_valE**, **M\_valA**, **M\_dstE**, **M\_dstM** and **e\_valE** as outputs in similar way to that of sequential.

The value of **e\_dstE** is computed based on the **e\_**Cnd which will make it either E\_dstE or an empty register. **W\_stat** and **m\_stat** takes care to not change the conditional codes when an instruction such as halt occurs.

The register gets updated once the clk hits and the output for **M\_stat**, **M\_icode**, **M\_valA**, **M\_valE**, **M\_dstE** and **M\_dstM** is available as an output of the memory register.

## Memory:



This takes the inputs as the outputs from the memory pipelined register which include M\_stat, M\_icode, M\_Cnd, M\_valE, M\_valA, M\_dstE and M\_dstM

The outputs obtained from this block include W\_stat, W\_icode, W\_valE,
W\_valM, W\_dstE, W\_dstM and m\_valM.

This block functions the same way as that of the sequential memory block which takes M\_icode, M\_Cnd, M\_valE, M\_valA, M\_dstE and M\_dstM as inputs and gives W\_icode, W\_valE, W\_valM, W\_dstE, W\_dstM and m\_valM as outputs.

This also updates the **m\_stat** to **M\_stat** if dmem\_error has not occurred.

The register gets updated once the clk hits and the output for **W\_stat**, **W\_icode**, **W\_valE**, **W\_valM**, **W\_dstE** and **W\_dstM** is available as an output of the memory register.

Note: As we can see, the functions used are modified for also eliminating the data and control hazards which requires a pipeline control logic which is implemented in a separate module which works according to the following logic

|                     |        | Pi     | peline regis | ter    |        |
|---------------------|--------|--------|--------------|--------|--------|
| Condition           | F      | D      | Е            | M      | W      |
| Processing ret      | stall  | bubble | normal       | normal | normal |
| Load/use hazard     | stall  | stall  | bubble       | normal | normal |
| Mispredicted branch | normal | bubble | bubble       | normal | normal |

This when implemented along with the registers will be as the following



```
bool F_stall =
    # Conditions for a load/use hazard
    E_icode in { IMRMOVQ, IPOPQ } &&
        E_dstM in { d_srcA, d_srcB } ||
        # Stalling at fetch while ret passes through pipeline
        IRET in { D_icode, E_icode, M_icode };
```

```
bool D_bubble =
    # Mispredicted branch
    (E_icode == IJXX && !e_Cnd) ||
    # Stalling at fetch while ret passes through pipeline
    # but not condition for a load/use hazard
    !(E_icode in { IMRMOVQ, IPOPQ } && E_dstM in { d_srcA, d_srcB }) &&
        IRET in { D_icode, E_icode, M_icode };
```

This takes the inputs as m\_stat, W\_stat, D\_icode, E\_icode, M\_icode, d\_srcA, d\_srcB, d\_dstM and e\_cnd and the outputs obtained are as F\_stall, D\_stall, D\_bubble, E\_bubble, M\_bubble, W\_stall and set\_cc.

These work according to the logic mentioned above and is implemented as follows.

```
F_stall = 0;
D_stall = 0;
D_bubble = 0;
E_bubble = 0;
M_bubble = 0;
W_stall = 0;
set_cc = 1;
if(E_icode==4'h7 & !e_cnd)
begin

D_bubble = 1;
E_bubble = 1;
end
else if((E_icode == 4'h5 | E_icode == 4'hB) & (E_dstM==d_srcA | E_dstM==d_srcB))
begin

F_stall = 1;
D_stall = 1;
E_bubble = 1;
end
else if(E_icode == 4'h9)
begin

F_stall = 1;
D_bubble = 1;
end
else if(E_icode == 4'h9)
begin

F_stall = 1;
D_bubble = 1;
end
else if(E_icode == 4'h9 | m_stat!=4'b1999 | W_stat!=4'b1099)
begin
set_cc = 0;
end
```

# Simulation Results for Pipelined Block including Data Forwarding and Elimination of Data and Control Hazards:

The assembly code that is used for testing is as follows which is the code for GCD:

```
main:
irmovq $0x0, %rax
irmovq $0x10, %rdx
irmovq $0xc, %rbx
jmp check
check:
addq %rax, %rbx
je rbxres
addq %rax, %rdx
je rdxres
jmp loop2
loop2:
rrmovq %rdx, %rsi
rrmovq %rbx, %rdi
subq %rbx, %rsi
jge ab1
subq %rdx, %rdi
jge ab2
ab1:
rrmovq %rbx, %rdx
rrmovq %rsi, %rbx
jmp check
ab2:
rrmovq %rbx, %rdx
rrmovq %rdi, %rbx
jmp check
rbxres:
rrmovq %rdx, %rcx
```

```
halt
rdxres:
rrmovq %rbx, %rcx
halt
```

#### The equivalent Machine level code is as follows

```
//main:
    //irmovq $0x0, %rax
    instr mem[0]=8'b00110000; //3 0
    instr_mem[1]=8'b00000000; //F rB=0
    instr mem[2]=8'b00000000;
    instr_mem[3]=8'b00000000;
    instr mem[4]=8'b00000000;
    instr mem[5]=8'b00000000;
    instr_mem[6]=8'b00000000;
    instr mem[7]=8'b00000000;
    instr mem[8]=8'b00000000;
    instr_mem[9]=8'b00000000; //V=0
    //irmovq $0x10, %rdx
    instr_mem[10]=8'b00110000; //3 0
    instr mem[11]=8'b00000010; //F rB=2
    instr mem[12]=8'b00000000;
    instr_mem[13]=8'b00000000;
    instr mem[14]=8'b00000000;
    instr_mem[15]=8'b00000000;
    instr_mem[16]=8'b00000000;
    instr mem[17]=8'b00000000;
    instr_mem[18]=8'b000000000;
    instr mem[19]=8'b00100000; //V=32
    //irmovq $0xc, %rbx
    instr mem[20]=8'b00110000; //3 0
    instr mem[21]=8'b00000011; //F rB=3
    instr_mem[22]=8'b000000000;
    instr_mem[23]=8'b00000000;
    instr_mem[24]=8'b00000000;
    instr_mem[25]=8'b000000000;
    instr mem[26]=8'b00000000;
    instr_mem[27]=8'b000000000;
    instr mem[28]=8'b00000000;
    instr_mem[29]=8'b00010000; //V=12
    //jmp check
    instr_mem[30]=8'b01110000; //7 fn
    instr_mem[31]=8'b00000000; //Dest
    instr_mem[32]=8'b00000000; //Dest
    instr mem[33]=8'b00000000; //Dest
    instr mem[34]=8'b00000000; //Dest
    instr_mem[35]=8'b00000000; //Dest
    instr mem[36]=8'b00000000; //Dest
    instr_mem[37]=8'b00000000; //Dest
    instr_mem[38]=8'b00100111; //Dest=39
```

```
// check:
// addq %rax, %rbx
instr_mem[39]=8'b01100000; //5 fn
instr mem[40]=8'b00000011; //rA=0 rB=3
// je rbxres
instr mem[41]=8'b01110011; //7 fn=3
instr mem[42]=8'b00000000; //Dest
instr mem[43]=8'b00000000; //Dest
instr_mem[44]=8'b00000000; //Dest
instr_mem[45]=8'b00000000; //Dest
instr mem[46]=8'b00000000; //Dest
instr mem[47]=8'b00000000; //Dest
instr mem[48]=8'b00000000; //Dest
instr mem[49]=8'b01111010; //Dest=122
// addq %rax, %rdx
instr mem[50]=8'b01100000; //5 fn
instr_mem[51]=8'b00000010; //rA=0 rB=2
// je rdxres
instr_mem[52]=8'b01110011; //7 fn=3
instr mem[53]=8'b00000000; //Dest
instr mem[54]=8'b00000000; //Dest
instr_mem[55]=8'b00000000; //Dest
instr_mem[56]=8'b00000000; //Dest
instr mem[57]=8'b00000000; //Dest
instr_mem[58]=8'b00000000; //Dest
instr mem[59]=8'b00000000; //Dest
instr_mem[60]=8'b01111101; //Dest=125
// jmp loop2
instr mem[61]=8'b01110000; //7 fn=0
instr_mem[62]=8'b00000000; //Dest
instr mem[63]=8'b00000000; //Dest
instr_mem[64]=8'b00000000; //Dest
instr_mem[65]=8'b00000000; //Dest
instr mem[66]=8'b00000000; //Dest
instr_mem[67]=8'b00000000; //Dest
instr mem[68]=8'b00000000; //Dest
instr mem[69]=8'b01000110; //Dest
// loop2:
// rrmovq %rdx, %rsi
instr mem[70]=8'b00100000; //2 fn=0
instr mem[71]=8'b00100110; //rA=2 rB=6
// rrmovq %rbx, %rdi
instr mem[72]=8'b00100000; //2 fn=0
instr_mem[73]=8'b00110111; //rA=3 rB=7
// subq %rbx, %rsi
instr mem[74]=8'b01100001; //5 fn=1
instr_mem[75]=8'b00110110; //rA=3 rB=6
// jge ab1
instr_mem[76]=8'b01110101; //7 fn=5
instr mem[77]=8'b00000000; //Dest
instr mem[78]=8'b00000000; //Dest
instr_mem[79]=8'b00000000; //Dest
instr mem[80]=8'b00000000; //Dest
instr mem[81]=8'b00000000; //Dest
```

```
instr mem[82]=8'b00000000; //Dest
instr_mem[83]=8'b00000000; //Dest
instr_mem[84]=8'b01100000; //Dest=96
// subq %rdx, %rdi
instr mem[85]=8'b01100001; //5 fn
instr mem[86]=8'b00100111; //rA=2 rB=7
// jge ab2
instr mem[87]=8'b01110101; //7 fn=5
instr mem[88]=8'b00000000; //Dest
instr_mem[89]=8'b00000000; //Dest
instr_mem[90]=8'b00000000; //Dest
instr mem[91]=8'b00000000; //Dest
instr mem[92]=8'b00000000; //Dest
instr mem[93]=8'b00000000; //Dest
instr mem[94]=8'b00000000; //Dest
instr_mem[95]=8'b01101101; //Dest=109
// ab1:
// rrmovq %rbx, %rdx
instr mem[96]=8'b00100000; //2 fn=0
instr mem[97]=8'b00110010; //rA=3 rB=2
// rrmovq %rsi, %rbx
instr_mem[98]=8'b00100000; //2 fn=0
instr_mem[99]=8'b01100011; //rA=6 rB=3
// jmp check
instr_mem[100]=8'b01110000; //7 fn=0
instr mem[101]=8'b00000000; //Dest
instr_mem[102]=8'b00000000; //Dest
instr mem[103]=8'b00000000; //Dest
instr mem[104]=8'b00000000; //Dest
instr_mem[105]=8'b00000000; //Dest
instr_mem[106]=8'b00000000; //Dest
instr_mem[107]=8'b00000000; //Dest
instr_mem[108]=8'b00100111; //Dest=39
// ab2:
// rrmovq %rbx, %rdx
instr mem[109]=8'b00100000; //2 fn=0
instr_mem[110]=8'b00110010; //rA=3 rB=2
// rrmovq %rdi, %rbx
instr_mem[111]=8'b00100000; //2 fn=0
instr_mem[112]=8'b01110011; //rA=7 rB=3
// jmp check
instr_mem[113]=8'b01110000; //7 fn=0
instr mem[114]=8'b00000000; //Dest
instr mem[115]=8'b00000000; //Dest
instr mem[116]=8'b00000000; //Dest
instr mem[117]=8'b00000000; //Dest
instr_mem[118]=8'b00000000; //Dest
instr_mem[119]=8'b00000000; //Dest
instr mem[120]=8'b00000000; //Dest
instr mem[121]=8'b00100111; //Dest=39
// rbxres:
// rrmovq %rdx, %rcx
instr mem[122]=8'b00100000; //2 fn=0
```

```
instr_mem[123]=8'b00100001; //rA=2 rB=1
// halt
instr_mem[124]=8'b000000000;

// rdxres:
// rrmovq %rbx, %rcx
instr_mem[125]=8'b00100000; //2 fn=0
instr_mem[126]=8'b00110001; //rA=3 rB=1
// halt
instr_mem[127]=8'b00000000;
```

## The output obtained is as follows

| <pre>clk=0 f_predPC= M_icode= x, ifun= 0,rax=</pre> |    | 7 F_pred | PC=<br>x,rdx= | 0   | D_icode=<br>x,rbx=           | 1,E_icode= > | х,       |
|-----------------------------------------------------|----|----------|---------------|-----|------------------------------|--------------|----------|
| x,rcx=                                              | X  |          |               |     |                              |              |          |
| <pre>clk=1 f_predPC= M_icode= x, ifun= 0,rax=</pre> | 2  | 7 F_pred | PC=<br>2,rdx= | 10  | D_icode=<br>2,rbx=           | 3,E_icode= 3 | 1,       |
| 5, rcx=                                             | 1  |          | 2,1 4/        |     | 2,10%                        |              |          |
| <pre>clk=0 f_predPC= M_icode= x, ifun= 0,rax=</pre> | 2  | 7 F_pred | PC=<br>2,rdx= | 10  | <pre>D_icode=   2,rbx=</pre> | 3,E_icode= 3 | 1,       |
| 5,rcx=                                              | 1  |          | 2,1 ux-       |     | 2,10%-                       |              |          |
| clk=1 f_predPC=                                     | 3  | F_pred   |               | 20  |                              | 3,E_icode= 3 | 3,       |
| M_icode= 1, ifun= 0,rax= 5,rcx=                     | 1  |          | 2,rdx=        |     | 2,rbx=                       |              |          |
| clk=0 f_predPC=                                     | 3  | 7 F_pred |               | 20  |                              | 3,E_icode= 3 | 3,       |
| M_icode= 1, ifun= 0,rax= 5,rcx=                     | 1  |          | 2,rdx=        |     | 2,rbx=                       |              |          |
| clk=1 f_predPC=                                     | 3  | 9 F_pred |               | 30  |                              | 3,E_icode= 3 | 3,       |
| <pre>M_icode= 3, ifun= 0,rax= 5,rcx=</pre>          | 1  |          | 2,rdx=        |     | 2,rbx=                       |              |          |
| clk=0 f_predPC=                                     | 3  | 9 F_pred |               | 30  |                              | 3,E_icode= 3 | 3,       |
| <pre>M_icode= 3, ifun= 0,rax= 5,rcx=</pre>          | 1  |          | 2,rdx=        |     | 2,rbx=                       |              |          |
| clk=1 f_predPC=                                     | 4  | 1 F_pred |               | 39  |                              | 7,E_icode= 3 | 3,       |
| M_icode= 3, ifun= 0,rax= 5,rcx=                     | 1  |          | 2,rdx=        |     | 2,rbx=                       |              |          |
| clk=0 f_predPC=                                     | 4  | 1 F_pred |               | 39  |                              | 7,E_icode= 3 | 3,       |
| M_icode= 3, ifun= 0,rax= 5,rcx=                     | 1  |          | 2,rdx=        |     | 2,rbx=                       |              |          |
| clk=1 f_predPC=                                     | 12 | 2 F_pred |               | 41  |                              | 6,E_icode=   | 7,       |
| <pre>M_icode= 3, ifun= 0,rax=<br/>5,rcx=</pre>      | 1  |          | 0,rdx=        |     | 2,rbx=                       |              |          |
| clk=0 f_predPC=                                     | 12 | 2 F_pred | PC=           | 41  | D_icode=                     | 6,E_icode= 7 | 7,       |
| M_icode= 3, ifun= 0,rax= 5,rcx=                     | 1  |          | 0,rdx=        |     |                              |              |          |
| •                                                   |    | 4 5 1    |               | 122 | D :                          | 7 5 4 - 4    | <b>C</b> |
| <pre>clk=1 f_predPC= M_icode= 7, ifun= 3,rax=</pre> |    | 4 F_pred | PC=<br>0,rdx= | 122 | D_icode=<br>32,rbx=          | 7,E_icode= 6 | Ь,       |
| 5,rcx=                                              | 1  |          |               |     |                              |              |          |

| 11 0 5 100                                                  | 4.0 | 4 5 100         |             | 100 |                     |               |
|-------------------------------------------------------------|-----|-----------------|-------------|-----|---------------------|---------------|
| <pre>clk=0 f_predPC= M_icode= 7, ifun= 3,rax= 5,rcx=</pre>  | 12  | 4 F_predPC<br>0 | =<br>,rdx=  | 122 | D_icode=<br>32,rbx= | 7,E_icode= 6, |
| clk=1 f_predPC=                                             | 12  | 4 F_predPC      | -           | 12/ | D icodo-            | 2,E_icode= 7, |
| M_icode= 6, ifun= 0,rax= 16,rcx=                            | 1   |                 | -<br>,rdx=  | 124 | 32,rbx=             | 2,L_100de- /, |
| alle O. f. mandDC                                           | 12  | 4 F :=:==dDC    |             | 124 | Dianda              | 2 5 : 2 2 2   |
| <pre>clk=0 f_predPC= M_icode= 6, ifun= 0,rax= 16,rcx=</pre> | 1   | 4 F_predPC<br>0 | =<br>,rdx=  | 124 | 32,rbx=             | 2,E_icode= 7, |
| 10,1 CA-                                                    | _   |                 |             |     |                     |               |
| <pre>clk=1 f_predPC= M_icode= 7, ifun= 0,rax=</pre>         |     | 2 F_predPC<br>0 | =<br>,rdx=  | 124 | D_icode=<br>32,rbx= | 1,E_icode= 1, |
| 16,rcx=                                                     | 1   |                 |             |     |                     |               |
| <pre>clk=0 f_predPC= M_icode= 7, ifun= 0,rax=</pre>         | 5   | 2 F_predPC<br>0 | =<br> ,rdx= | 124 | D_icode= 32,rbx=    | 1,E_icode= 1, |
| 16,rcx=                                                     | 1   |                 |             |     | - , -               |               |
| clk=1 f_predPC=                                             | 12  | 5 F_predPC      | =           | 52  | D icode=            | 6,E_icode= 1, |
| M_icode= 1, ifun= 0,rax=                                    |     |                 | ,rdx=       |     | 32, rbx=            | , ,           |
| 16,rcx=                                                     | 1   |                 |             |     |                     |               |
| clk=0 f_predPC=                                             | 12  | 5 F_predPC      |             | 52  |                     | 6,E_icode= 1, |
| <pre>M_icode= 1, ifun= 0,rax= 16,rcx=</pre>                 | 1   | 0               | ,rdx=       |     | 32,rbx=             |               |
|                                                             | _   |                 |             |     |                     |               |
| clk=1 f_predPC=                                             | 12  | 7 F_predPC      |             | 125 |                     | 7,E_icode= 6, |
| <pre>M_icode= 1, ifun= 3,rax= 16,rcx=</pre>                 | 1   | 0               | ,rdx=       |     | 32,rbx=             |               |
| -11-0 (                                                     | 1.7 | 7 5 400         |             | 125 | D :                 | 7 5 : 1- 6    |
| <pre>clk=0 f_predPC= M_icode= 1, ifun= 3,rax=</pre>         | 12  | 7 F_predPC<br>0 | =<br>,rdx=  | 125 | 32, rbx=            | 7,E_icode= 6, |
| 16,rcx=                                                     | 1   |                 |             |     |                     |               |
| clk=1 f_predPC=                                             | 12  | 7 F_predPC      | =           | 127 | D_icode=            | 2,E_icode= 7, |
| M_icode= 6, ifun= 0,rax=                                    | 4   | 0               | ,rdx=       |     | 32, rbx=            |               |
| 16,rcx=                                                     | 1   |                 |             |     |                     |               |
| clk=0 f_predPC=                                             | 12  | 7 F_predPC      |             |     |                     | 2,E_icode= 7, |
| <pre>M_icode= 6, ifun= 0,rax= 16,rcx=</pre>                 | 1   | 0               | ,rax=       |     | 32,rbx=             |               |
|                                                             |     | 0.5 10.0        |             | 407 |                     | 45.14         |
| <pre>clk=1 f_predPC= M_icode= 7, ifun= 0,rax=</pre>         | /   | F_predPC 0      | =<br>,rdx=  | 12/ | D_icode= 32,rbx=    | 1,E_icode= 1, |
| 16,rcx=                                                     | 1   |                 |             |     | ,                   |               |
| clk=0 f_predPC=                                             | 7   | 0 F predPC      | `=          | 127 | D icode=            | 1,E_icode= 1, |
| M_icode= 7, ifun= 0,rax=                                    |     |                 | ,rdx=       |     | 32,rbx=             | _,            |
| 16,rcx=                                                     | 1   |                 |             |     |                     |               |
| clk=1 f_predPC=                                             | 7   | 2 F_predPC      |             | 70  |                     | 7,E_icode= 1, |
| <pre>M_icode= 1, ifun= 0,rax= 16,rcx=</pre>                 | 1   | 0               | ,rdx=       |     | 32,rbx=             |               |
|                                                             | _   |                 |             |     |                     |               |
| clk=0 f_predPC=                                             | 7   | 2 F_predPC      |             | 70  |                     | 7,E_icode= 1, |
| <pre>M_icode= 1, ifun= 0,rax= 16,rcx=</pre>                 | 1   | 0               | ,rdx=       |     | 32,rbx=             |               |
|                                                             | _   | 1 E 222400      |             | 72  | Disada              | 2 F icodo 7   |
| <pre>clk=1 f_predPC= M_icode= 1, ifun= 0,rax=</pre>         | /   | 4 F_predPC<br>0 | =<br>,rdx=  | 12  | 32,rbx=             | 2,E_icode= 7, |
| 16,rcx=                                                     | 1   |                 |             |     |                     |               |

| <pre>clk=0 f_predPC= M_icode= 1, ifun= 0,rax= 16,rcx=</pre> | 74<br>1 | F_predPC=<br>0,rdx= | o_icode=<br>32,rbx= | 2,E_icode= | 7, |
|-------------------------------------------------------------|---------|---------------------|---------------------|------------|----|
| <pre>clk=1 f_predPC= M_icode= 7, ifun= 0,rax= 16,rcx=</pre> | 76<br>1 | F_predPC=<br>0,rdx= | _icode=<br>32,rbx=  | 2,E_icode= | 2, |
| <pre>clk=0 f_predPC= M_icode= 7, ifun= 0,rax= 16,rcx=</pre> | 76<br>1 | F_predPC=<br>0,rdx= | _icode=<br>32,rbx=  | 2,E_icode= | 2, |
| <pre>clk=1 f_predPC= M_icode= 2, ifun= 1,rax= 16,rcx=</pre> | 96      | F_predPC=<br>0,rdx= | o_icode=<br>32,rbx= | 6,E_icode= | 2, |
| <pre>clk=0 f_predPC= M_icode= 2, ifun= 1,rax= 16,rcx=</pre> | 96      | F_predPC=<br>0,rdx= | _icode=<br>32,rbx=  | 6,E_icode= | 2, |
| <pre>clk=1 f_predPC= M_icode= 2, ifun= 5,rax= 16,rcx=</pre> | 98      | F_predPC=<br>0,rdx= | _icode=<br>32,rbx=  | 7,E_icode= | 6, |
| clk=0 f_predPC= M_icode= 2, ifun= 5,rax= 16,rcx=            | 98      | F_predPC=<br>0,rdx= | o_icode=<br>32,rbx= | 7,E_icode= | 6, |
| <pre>clk=1 f_predPC= M_icode= 6, ifun= 0,rax= 16,rcx=</pre> | 100     | F_predPC=<br>0,rdx= | _icode=<br>32,rbx=  | 2,E_icode= | 7, |
| <pre>clk=0 f_predPC= M_icode= 6, ifun= 0,rax= 16,rcx=</pre> | 100     | F_predPC=<br>0,rdx= | o_icode=<br>32,rbx= | 2,E_icode= | 7, |
| <pre>clk=1 f_predPC= M_icode= 7, ifun= 0,rax= 16,rcx=</pre> | 39      | F_predPC=<br>0,rdx= | _icode=<br>32,rbx=  | 2,E_icode= | 2, |
| <pre>clk=0 f_predPC= M_icode= 7, ifun= 0,rax= 16,rcx=</pre> | 39      | F_predPC=<br>0,rdx= | o_icode=<br>32,rbx= | 2,E_icode= | 2, |
| <pre>clk=1 f_predPC= M_icode= 2, ifun= 0,rax= 16,rcx=</pre> |         | F_predPC=<br>0,rdx= | _icode=<br>32,rbx=  | 7,E_icode= | 2, |
| <pre>clk=0 f_predPC= M_icode= 2, ifun= 0,rax= 16,rcx=</pre> |         | F_predPC= 0,rdx=    | _icode=<br>32,rbx=  | 7,E_icode= | 2, |
| <pre>clk=1 f_predPC= M_icode= 2, ifun= 0,rax=</pre>         |         | F_predPC=<br>0,rdx= | _icode=<br>32,rbx=  | 6,E_icode= | 7, |
| 16,rcx=  clk=0 f_predPC= M_icode= 2, ifun= 0,rax=           | 122     | F_predPC=<br>0,rdx= | o_icode=<br>32,rbx= | 6,E_icode= | 7, |
| 16,rcx=  clk=1 f_predPC=  M_icode= 7, ifun= 3,rax= 16,rcx=  | 1 124   | F_predPC=<br>0,rdx= | _icode=<br>16,rbx=  | 7,E_icode= | 6, |
| - ,                                                         | _       |                     |                     |            |    |

| <pre>clk=0 f_predPC= M_icode= 7, ifun= 3,rax= 16,rcx=</pre>  | 124 F_predPC=<br>0,rdx=<br>1 | 122 D_icode= 7,E_icode= 6,<br>16,rbx= |
|--------------------------------------------------------------|------------------------------|---------------------------------------|
| <pre>clk=1 f_predPC= M_icode= 6, ifun= 0,rax= 16,rcx=</pre>  | 124 F_predPC=<br>0,rdx=      | 124 D_icode= 2,E_icode= 7,<br>16,rbx= |
| <pre>clk=0 f_predPC= M_icode= 6, ifun= 0,rax= 16,rcx=</pre>  | 124 F_predPC=<br>0,rdx=<br>1 | 124 D_icode= 2,E_icode= 7,<br>16,rbx= |
| <pre>clk=1 f_predPC= M_icode= 7, ifun= 0,rax= 16,rcx=</pre>  | 52 F_predPC=<br>0,rdx=<br>1  | 124 D_icode= 1,E_icode= 1,<br>16,rbx= |
| <pre>clk=0 f_predPC= M_icode= 7, ifun= 0,rax= 16,rcx=</pre>  | 52 F_predPC=<br>0,rdx=<br>1  | 124 D_icode= 1,E_icode= 1,<br>16,rbx= |
| <pre>clk=1 f_predPC= M_icode= 1, ifun= 0,rax= 16,rcx=</pre>  | 125 F_predPC=<br>0,rdx=      | 52 D_icode= 6,E_icode= 1,<br>16,rbx=  |
| <pre>clk=0 f_predPC= M_icode= 1, ifun= 0,rax= 16,rcx=</pre>  | 125 F_predPC=<br>0,rdx=      | 52 D_icode= 6,E_icode= 1,<br>16,rbx=  |
| <pre>clk=1 f_predPC= M_icode= 1, ifun= 3,rax= 16,rcx=</pre>  | 127 F_predPC=<br>0,rdx=      | 125 D_icode= 7,E_icode= 6,<br>16,rbx= |
| <pre>clk=0 f_predPC= M_icode= 1, ifun= 3,rax=</pre>          | 127 F_predPC=<br>0,rdx=      | 125 D_icode= 7,E_icode= 6,<br>16,rbx= |
| <pre>16,rcx=  clk=1 f_predPC= M_icode= 6, ifun= 0,rax=</pre> | 1<br>127 F_predPC=<br>0,rdx= | 127 D_icode= 2,E_icode= 7,<br>16,rbx= |
| 16,rcx=  clk=0 f_predPC=  M_icode= 6, ifun= 0,rax=           | 1<br>127 F_predPC=<br>0,rdx= | 127 D_icode= 2,E_icode= 7,<br>16,rbx= |
| 16,rcx=  clk=1 f_predPC= M_icode= 7, ifun= 0,rax=            | 1 70 F_predPC= 0,rdx=        | 127 D_icode= 1,E_icode= 1,<br>16,rbx= |
| clk=0 f_predPC= M_icode= 7, ifun= 0,rax=                     | 1 70 F_predPC= 0,rdx=        | 127 D_icode= 1,E_icode= 1,<br>16,rbx= |
| 16,rcx=<br>clk=1 f_predPC=                                   | 1 72 F_predPC=               | 70 D_icode= 7,E_icode= 1,             |
| <pre>M_icode= 1, ifun= 0,rax= 16,rcx= clk=0 f_predPC=</pre>  | 0,rdx=<br>1<br>72 F_predPC=  | 16,rbx=  70 D_icode= 7,E_icode= 1,    |
| <pre>M_icode= 1, ifun= 0,rax= 16,rcx=  clk=1 f_predPC=</pre> | 0,rdx=<br>1<br>74 F_predPC=  | 16,rbx=  72 D_icode= 2,E_icode= 7,    |
| M_icode= 1, ifun= 0,rax= 16,rcx=                             | 0, rdx=                      | 16,rbx=                               |

| <pre>clk=0 f_predPC= M_icode= 1, ifun= 0,rax= 16,rcx=</pre> | 74<br>1 | F_predPC=<br>0,rdx= | 72  | D_icode=<br>16,rbx= | 2,E_icode= | 7, |
|-------------------------------------------------------------|---------|---------------------|-----|---------------------|------------|----|
| <pre>clk=1 f_predPC= M_icode= 7, ifun= 0,rax= 16,rcx=</pre> | 76<br>1 | F_predPC=<br>0,rdx= | 74  | D_icode=<br>16,rbx= | 2,E_icode= | 2, |
| <pre>clk=0 f_predPC= M_icode= 7, ifun= 0,rax= 16,rcx=</pre> | 76      | F_predPC=<br>0,rdx= | 74  | D_icode=<br>16,rbx= | 2,E_icode= | 2, |
| <pre>clk=1 f_predPC= M_icode= 2, ifun= 1,rax= 16,rcx=</pre> | 96      | F_predPC=<br>0,rdx= | 76  | D_icode=<br>16,rbx= | 6,E_icode= | 2, |
| <pre>clk=0 f_predPC= M_icode= 2, ifun= 1,rax= 16,rcx=</pre> | 96      | F_predPC=<br>0,rdx= | 76  | D_icode=<br>16,rbx= | 6,E_icode= | 2, |
| <pre>clk=1 f_predPC= M_icode= 2, ifun= 5,rax= 16,rcx=</pre> | 98      | F_predPC=<br>0,rdx= | 96  | D_icode=<br>16,rbx= | 7,E_icode= | 6, |
| <pre>clk=0 f_predPC= M_icode= 2, ifun= 5,rax= 16,rcx=</pre> | 98      | F_predPC=<br>0,rdx= | 96  | D_icode=<br>16,rbx= | 7,E_icode= | 6, |
| <pre>clk=1 f_predPC= M_icode= 6, ifun= 0,rax= 16,rcx=</pre> |         | F_predPC= 0,rdx=    | 98  | D_icode=<br>16,rbx= | 2,E_icode= | 7, |
| <pre>clk=0 f_predPC= M_icode= 6, ifun= 0,rax= 16,rcx=</pre> |         | F_predPC=<br>0,rdx= | 98  | D_icode=<br>16,rbx= | 2,E_icode= | 7, |
| <pre>clk=1 f_predPC= M_icode= 7, ifun= 0,rax= 16,rcx=</pre> |         | F_predPC=<br>0,rdx= | 100 | D_icode=<br>16,rbx= | 2,E_icode= | 2, |
| <pre>clk=0 f_predPC= M_icode= 7, ifun= 0,rax= 16,rcx=</pre> |         | F_predPC=<br>0,rdx= | 100 | D_icode=<br>16,rbx= | 2,E_icode= | 2, |
| <pre>clk=1 f_predPC= M_icode= 2, ifun= 0,rax= 16,rcx=</pre> |         | F_predPC=<br>0,rdx= | 39  | D_icode=<br>16,rbx= | 7,E_icode= | 2, |
| clk=0 f_predPC=<br>M_icode= 2, ifun= 0,rax=                 |         | F_predPC=<br>0,rdx= | 39  | D_icode=<br>16,rbx= | 7,E_icode= | 2, |
| 16,rcx=  clk=1 f_predPC= M_icode= 2, ifun= 0,rax=           | 122     | F_predPC=<br>0,rdx= | 41  | D_icode=<br>16,rbx= | 6,E_icode= | 7, |
| 16,rcx=  clk=0 f_predPC= M_icode= 2, ifun= 0,rax=           |         | F_predPC=<br>0,rdx= | 41  | D_icode=<br>16,rbx= | 6,E_icode= | 7, |
| 16,rcx=  clk=1 f_predPC= M_icode= 7, ifun= 3,rax=           | 1 124   | F_predPC=<br>0,rdx= | 122 | D_icode=<br>16,rbx= | 7,E_icode= | 6, |
| 16,rcx=                                                     | 1       |                     |     | ,                   |            |    |

| <pre>clk=0 f_predPC= M_icode= 7, ifun= 3,rax= 16,rcx= 1</pre> | 124 F_predPC=<br>0,rdx= | 122 D_icode= 7,E_icode= 6,<br>16,rbx= |
|---------------------------------------------------------------|-------------------------|---------------------------------------|
| <pre>clk=1 f_predPC= M_icode= 6, ifun= 0,rax= 0,rcx= 1</pre>  | 124 F_predPC=<br>0,rdx= | 124 D_icode= 2,E_icode= 7,<br>16,rbx= |
| <pre>clk=0 f_predPC= M_icode= 6, ifun= 0,rax= 0,rcx= 1</pre>  | 124 F_predPC=<br>0,rdx= | 124 D_icode= 2,E_icode= 7,<br>16,rbx= |
| <pre>clk=1 f_predPC= M_icode= 7, ifun= 0,rax= 0,rcx= 1</pre>  | 124 F_predPC=<br>0,rdx= | 124 D_icode= 0,E_icode= 2,<br>16,rbx= |
| <pre>clk=0 f_predPC= M_icode= 7, ifun= 0,rax= 0,rcx= 1</pre>  | 124 F_predPC=<br>0,rdx= | 124 D_icode= 0,E_icode= 2,<br>16,rbx= |
| <pre>clk=1 f_predPC= M_icode= 2, ifun= 0,rax= 0,rcx= 1</pre>  | 124 F_predPC=<br>0,rdx= | 124 D_icode= 0,E_icode= 0,<br>16,rbx= |
| <pre>clk=0 f_predPC= M_icode= 2, ifun= 0,rax= 0,rcx= 1</pre>  | 124 F_predPC=<br>0,rdx= | 124 D_icode= 0,E_icode= 0,<br>16,rbx= |
| <pre>clk=1 f_predPC= M_icode= 0, ifun= 0,rax= 0,rcx= 1</pre>  | 124 F_predPC=<br>0,rdx= | 124 D_icode= 0,E_icode= 0,<br>16,rbx= |
| <pre>clk=0 f_predPC= M_icode= 0, ifun= 0,rax= 0,rcx= 1</pre>  | 124 F_predPC=<br>0,rdx= | 124 D_icode= 0,E_icode= 0,<br>16,rbx= |
| Halting clk=1 f_predPC= M_icode= 0, ifun= 0,rax= 0,rcx= 16    | 124 F_predPC=<br>0,rdx= | 124 D_icode= 0,E_icode= 0,<br>16,rbx= |

which is same as that of the expected output for the pipelined implementation.

## Here the following are being tested:

```
irmovq, jXX, addq, rrmovq, subq, jge, halt.
```

The data dependencies for this is implemented as follows

When the irmovq is implemented, the %rbx register is updated to the value of 0Xc which when the jump is taken in the next clock cycle and the clock cycle after, the register is needed which is available due to data forwarding which is seen in the above code.

The waveforms for the codes are as follows:





```
# Execution begins at address 0
    .pos 0
   irmovq stack, %rsp  # Set up stack pointer
   halt
                  # Terminate program
main:
       irmovq $0x10,%rdx
   irmovq $0xc,%rbx
   call gcd # gcd(a,b)
   ret
# gcd(quad a, quad b)
# a in %rdx, b in %rbx
gcd:
 irmovq $0x0, %rax
 jmp check
check:
 addq %rax, %rbx
 je rbxres
 addq %rax, %rdx
 je rdxres
 jmp loop2
loop2:
 rrmovq %rdx, %rsi
 rrmovq %rbx, %rdi
 subq %rbx, %rsi
 jge ab1
 subq %rdx, %rdi
 jge ab2
ab1:
 rrmovq %rbx, %rdx
 rrmovq %rsi, %rbx
 jmp check
ab2:
 rrmovq %rbx, %rdx
 rrmovq %rdi, %rbx
 jmp check
rbxres:
 rrmovq %rdx, %rcx
 ret
rdxres:
 rrmovq %rbx, %rcx
 ret
                     # Return
# Stack starts here and grows to lower addresses
```

```
.pos 1023 stack:
```

instr\_mem[35]=8'h00;

The results for the implementation including call and return for the following code

```
//.pos 0
// irmovq stack %rsp
    instr_mem[0]=8'h30; //3 0
    instr mem[1]=8'hF4; //F rB=0
    instr_mem[2]=8'h00;
    instr_mem[3]=8'h00;
    instr_mem[4]=8'h00;
    instr_mem[5]=8'h00;
    instr_mem[6]=8'h00;
    instr mem[7]=8'h00;
    instr mem[8]=8'h03;
    instr_mem[9]=8'hff; //V=1023
// call main
    instr_mem[10]=8'h80; //8 0
    instr_mem[11]=8'h00;
    instr_mem[12]=8'h00;
    instr_mem[13]=8'h00;
    instr mem[14]=8'h00;
    instr_mem[15]=8'h00;
    instr mem[16]=8'h00;
    instr_mem[17]=8'h00;
    instr_mem[18]=8'h14;
// halt
instr mem[19]=8'h00; //0 0
//main:
// irmovq $0x10 %rdx
    instr_mem[20]=8'h30; //3 0
    instr_mem[21]=8'hF2; //F rB=2
    instr mem[22]=8'h00;
    instr mem[23]=8'h00;
    instr mem[24]=8'h00;
    instr_mem[25]=8'h00;
    instr_mem[26]=8'h00;
    instr_mem[27]=8'h00;
    instr_mem[28]=8'h00;
    instr_mem[29]=8'h10; //V=16
// irmovq $0xc %rbx
    instr_mem[30]=8'h30; //3 0
    instr_mem[31]=8'hF3; //F rB=3
    instr_mem[32]=8'h00;
    instr_mem[33]=8'h00;
    instr_mem[34]=8'h00;
```

```
instr mem[36]=8'h00;
    instr_mem[37]=8'h00;
    instr_mem[38]=8'h00;
    instr_mem[39]=8'h0c; //V=12
// call gcd
    instr mem[40]=8'h80; // 8 0
    instr mem[41]=8'h00;
    instr_mem[42]=8'h00;
    instr mem[43]=8'h00;
    instr_mem[44]=8'h00;
    instr_mem[45]=8'h00;
    instr mem[46]=8'h00;
    instr mem[47]=8'h00;
    instr mem[48]=8'h32;
// ret
   instr_mem[49]=8'h90; // 9 0
// gcd(%rdx,%rbx)
// gcd:
//irmovq $0x0, %rax
instr mem[50]=8'b00110000; //3 0
instr mem[51]=8'b00000000; //F rB=0
instr mem[52]=8'b00000000;
instr_mem[53]=8'b00000000;
instr mem[54]=8'b00000000;
instr_mem[55]=8'b00000000;
instr mem[56]=8'b00000000;
instr_mem[57]=8'b00000000;
instr mem[58]=8'b00000000;
instr mem[59]=8'b000000000; //V=0
//jmp check
instr mem[60]=8'b01110000; //7 fn
instr mem[61]=8'b00000000; //Dest
instr_mem[62]=8'b00000000; //Dest
instr mem[63]=8'b00000000; //Dest
instr_mem[64]=8'b00000000; //Dest
instr_mem[65]=8'b00000000; //Dest
instr mem[66]=8'b00000000; //Dest
instr_mem[67]=8'b00000000; //Dest
instr mem[68]=8'h45; //Dest=69
// check:
// addq %rax, %rbx
instr_mem[69]=8'b01100000; //5 fn
instr mem[70]=8'b00000011; //rA=0 rB=3
// je rbxres
instr mem[71]=8'b01110011; //7 fn=3
instr mem[72]=8'b00000000; //Dest
instr_mem[73]=8'b00000000; //Dest
instr mem[74]=8'b00000000; //Dest
instr_mem[75]=8'b00000000; //Dest
instr mem[76]=8'b00000000; //Dest
instr mem[77]=8'b00000000; //Dest
instr mem[78]=8'b00000000; //Dest
instr mem[79]=8'h98; //Dest=152
// addq %rax, %rdx
```

```
instr mem[80]=8'b01100000; //5 fn
instr_mem[81]=8'b00000010; //rA=0 rB=2
// je rdxres
instr_mem[82]=8'b01110011; //7 fn=3
instr mem[83]=8'b00000000; //Dest
instr_mem[84]=8'b00000000; //Dest
instr mem[85]=8'b00000000; //Dest
instr mem[86]=8'b00000000; //Dest
instr mem[87]=8'b00000000; //Dest
instr_mem[88]=8'b00000000; //Dest
instr_mem[89]=8'b00000000; //Dest
instr mem[90]=8'h9B; //Dest=155
// jmp loop2
instr mem[91]=8'b01110000; //7 fn=0
instr mem[92]=8'b00000000; //Dest
instr_mem[93]=8'b00000000; //Dest
instr mem[94]=8'b00000000; //Dest
instr_mem[95]=8'b00000000; //Dest
instr_mem[96]=8'b00000000; //Dest
instr_mem[97]=8'b000000000; //Dest
instr mem[98]=8'b00000000; //Dest
instr mem[99]=8'h64; //Dest=100
// loop2:
// rrmovq %rdx, %rsi
instr_mem[100]=8'b00100000; //2 fn=0
instr mem[101]=8'b00100110; //rA=2 rB=6
// rrmovq %rbx, %rdi
instr mem[102]=8'b00100000; //2 fn=0
instr mem[103]=8'b00110111; //rA=3 rB=7
// subq %rbx, %rsi
instr mem[104]=8'b01100001; //5 fn=1
instr_mem[105]=8'b00110110; //rA=3 rB=6
// jge ab1
instr mem[106]=8'b01110101; //7 fn=5
instr_mem[107]=8'b00000000; //Dest
instr_mem[108]=8'b00000000; //Dest
instr mem[109]=8'b00000000; //Dest
instr_mem[110]=8'b00000000; //Dest
instr mem[111]=8'b00000000; //Dest
instr_mem[112]=8'b00000000; //Dest
instr mem[113]=8'b00000000; //Dest
instr mem[114]=8'h7E; //Dest=126
// subq %rdx, %rdi
instr mem[115]=8'b01100001; //5 fn
instr mem[116]=8'b00100111; //rA=2 rB=7
// jge ab2
instr mem[117]=8'b01110101; //7 fn=5
instr_mem[118]=8'b00000000; //Dest
instr_mem[119]=8'b00000000; //Dest
instr mem[120]=8'b00000000; //Dest
instr mem[121]=8'b00000000; //Dest
instr mem[122]=8'b000000000; //Dest
instr_mem[123]=8'b00000000; //Dest
instr mem[124]=8'b00000000; //Dest
instr mem[125]=8'h8B; //Dest=139
```

```
// ab1:
// rrmovq %rbx, %rdx
instr_mem[126]=8'b00100000; //2 fn=0
instr mem[127]=8'b00110010; //rA=3 rB=2
// rrmovq %rsi, %rbx
instr_mem[128]=8'b00100000; //2 fn=0
instr_mem[129]=8'b01100011; //rA=6 rB=3
// jmp check
instr_mem[130]=8'b01110000; //7 fn=0
instr_mem[131]=8'b00000000; //Dest
instr mem[132]=8'b00000000; //Dest
instr mem[133]=8'b000000000; //Dest
instr mem[134]=8'b000000000; //Dest
instr mem[135]=8'b00000000; //Dest
instr_mem[136]=8'b00000000; //Dest
instr mem[137]=8'b00000000; //Dest
instr_mem[138]=8'h45; //Dest=69
// ab2:
// rrmovg %rbx, %rdx
instr mem[139]=8'b00100000; //2 fn=0
instr mem[140]=8'b00110010; //rA=3 rB=2
// rrmovq %rdi, %rbx
instr mem[141]=8'b00100000; //2 fn=0
instr_mem[142]=8'b01110011; //rA=7 rB=3
// jmp check
instr_mem[143]=8'b01110000; //7 fn=0
instr_mem[144]=8'b00000000; //Dest
instr mem[145]=8'b000000000; //Dest
instr_mem[146]=8'b00000000; //Dest
instr mem[147]=8'b00000000; //Dest
instr_mem[148]=8'b00000000; //Dest
instr_mem[149]=8'b00000000; //Dest
instr mem[150]=8'b00000000; //Dest
instr_mem[151]=8'h45; //Dest=39
// rbxres:
// rrmovq %rdx, %rcx
instr mem[152]=8'b00100000; //2 fn=0
instr_mem[153]=8'b00100001; //rA=2 rB=1
// ret
instr_mem[154]=8'h90; // 9 0
// rdxres:
// rrmovq %rbx, %rcx
instr mem[155]=8'b00100000; //2 fn=0
instr mem[156]=8'b00110001; //rA=3 rB=1
// ret
instr_mem[157]=8'h90; // 9 0
```

is as follows

| <pre>clk=0 f_predPC= M_icode= x, ifun= x,rax= x,rcx=</pre>  | 10<br>x | F_predPC= x,rdx=    |    | D_icode=<br>x,rbx=  | x,E_icode= | х, |
|-------------------------------------------------------------|---------|---------------------|----|---------------------|------------|----|
| <pre>clk=1 f_predPC= M_icode= x, ifun= 0,rax= 5,rcx=</pre>  | 20      | F_predPC= 2,rdx=    |    | D_icode=<br>2,rbx=  | 3,E_icode= | х, |
| <pre>clk=0 f_predPC= M_icode= x, ifun= 0,rax= 5,rcx=</pre>  | 20      | F_predPC= 2,rdx=    |    | D_icode=<br>2,rbx=  | 3,E_icode= | х, |
| <pre>clk=1 f_predPC= M_icode= x, ifun= 0,rax= 5,rcx=</pre>  | 30      | F_predPC= 2,rdx=    |    | D_icode=<br>2,rbx=  | 8,E_icode= | 3, |
| <pre>clk=0 f_predPC= M_icode= x, ifun= 0,rax= 5,rcx=</pre>  | 30      | F_predPC= 2,rdx=    |    | D_icode=<br>2,rbx=  | 8,E_icode= | 3, |
| <pre>clk=1 f_predPC= M_icode= 3, ifun= 0,rax= 5,rcx=</pre>  | 40      | F_predPC= 2,rdx=    |    | D_icode=<br>2,rbx=  | 3,E_icode= | 8, |
| <pre>clk=0 f_predPC= M_icode= 3, ifun= 0,rax= 5,rcx=</pre>  | 40      | F_predPC=<br>2,rdx= |    | D_icode=<br>2,rbx=  | 3,E_icode= | 8, |
| <pre>clk=1 f_predPC= M_icode= 8, ifun= 0,rax= 5,rcx=</pre>  | 50      | F_predPC= 2,rdx=    |    | D_icode=<br>2,rbx=  | 3,E_icode= | 3, |
| <pre>clk=0 f_predPC= M_icode= 8, ifun= 0,rax= 5,rcx=</pre>  | 50      | F_predPC= 2,rdx=    |    | D_icode=<br>2,rbx=  | 3,E_icode= | 3, |
| <pre>clk=1 f_predPC= M_icode= 3, ifun= 0,rax= 5,rcx=</pre>  | 60      | F_predPC= 2,rdx=    |    | D_icode=<br>2,rbx=  | 8,E_icode= | 3, |
| <pre>clk=0 f_predPC= M_icode= 3, ifun= 0,rax= 5,rcx=</pre>  | 60      | F_predPC= 2,rdx=    |    | D_icode=<br>2,rbx=  | 8,E_icode= | 3, |
| <pre>clk=1 f_predPC= M_icode= 3, ifun= 0,rax= 5,rcx=</pre>  | 69      | F_predPC= 2,rdx=    |    | D_icode=<br>2,rbx=  | 3,E_icode= | 8, |
| <pre>clk=0 f_predPC= M_icode= 3, ifun= 0,rax= 5,rcx=</pre>  | 69      | F_predPC= 2,rdx=    |    | D_icode=<br>2,rbx=  | 3,E_icode= | 8, |
| clk=1 f_predPC=<br>M_icode= 8, ifun= 0,rax=<br>5,rcx=       | 71      | F_predPC= 2,rdx=    |    | D_icode=<br>16,rbx= | 7,E_icode= | 3, |
| <pre>clk=0 f_predPC= M_icode= 8, ifun= 0,rax= 5,rcx=</pre>  |         | F_predPC= 2,rdx=    | 69 | D_icode=<br>16,rbx= | 7,E_icode= | 3, |
| <pre>clk=1 f_predPC= M_icode= 3, ifun= 0,rax= 12,rcx=</pre> |         | F_predPC= 2,rdx=    |    | D_icode=<br>16,rbx= | 6,E_icode= | 7, |
|                                                             |         |                     |    |                     |            |    |

| <pre>clk=0 f_predPC= M_icode= 3, ifun= 0,rax= 12,rcx=</pre> | 152 F_predPC=<br>2,rdx=<br>1 | 71 D_icode= 6,E_icode= 7,<br>16,rbx=  |
|-------------------------------------------------------------|------------------------------|---------------------------------------|
| <pre>clk=1 f_predPC= M_icode= 7, ifun= 3,rax= 12,rcx=</pre> | 154 F_predPC=<br>2,rdx=<br>1 | 152 D_icode= 7,E_icode= 6,<br>16,rbx= |
| <pre>clk=0 f_predPC= M_icode= 7, ifun= 3,rax= 12,rcx=</pre> | 154 F_predPC=<br>2,rdx=<br>1 | 152 D_icode= 7,E_icode= 6,<br>16,rbx= |
| <pre>clk=1 f_predPC= M_icode= 6, ifun= 0,rax= 12,rcx=</pre> | 154 F_predPC=<br>0,rdx=<br>1 | 154 D_icode= 2,E_icode= 7,<br>16,rbx= |
| <pre>clk=0 f_predPC= M_icode= 6, ifun= 0,rax= 12,rcx=</pre> | 154 F_predPC=<br>0,rdx=<br>1 | 154 D_icode= 2,E_icode= 7,<br>16,rbx= |
| <pre>clk=1 f_predPC= M_icode= 7, ifun= 0,rax= 12,rcx=</pre> | 82 F_predPC=<br>0,rdx=       | 154 D_icode= 1,E_icode= 1,<br>16,rbx= |
| <pre>clk=0 f_predPC= M_icode= 7, ifun= 0,rax= 12,rcx=</pre> | 82 F_predPC=<br>0,rdx=       | 154 D_icode= 1,E_icode= 1,<br>16,rbx= |
| <pre>clk=1 f_predPC= M_icode= 1, ifun= 0,rax= 12,rcx=</pre> | 155 F_predPC=<br>0,rdx=      | 82 D_icode= 6,E_icode= 1,<br>16,rbx=  |
| <pre>clk=0 f_predPC= M_icode= 1, ifun= 0,rax= 12,rcx=</pre> | 155 F_predPC=<br>0,rdx=      | 82 D_icode= 6,E_icode= 1,<br>16,rbx=  |
| <pre>clk=1 f_predPC= M_icode= 1, ifun= 3,rax= 12,rcx=</pre> | 157 F_predPC=<br>0,rdx=      | 155 D_icode= 7,E_icode= 6,<br>16,rbx= |
| <pre>clk=0 f_predPC= M_icode= 1, ifun= 3,rax=</pre>         | 157 F_predPC=<br>0,rdx=      | 155 D_icode= 7,E_icode= 6,<br>16,rbx= |
| 12,rcx=  clk=1 f_predPC= M_icode= 6, ifun= 0,rax=           | 1<br>157 F_predPC=<br>0,rdx= | 157 D_icode= 2,E_icode= 7,<br>16,rbx= |
| 12,rcx=  clk=0 f_predPC=  M_icode= 6, ifun= 0,rax=          | 1<br>157 F_predPC=<br>0,rdx= | 157 D_icode= 2,E_icode= 7,<br>16,rbx= |
| 12,rcx=  clk=1 f_predPC=  M_icode= 7, ifun= 0,rax=          | 1<br>100 F_predPC=<br>0,rdx= | 157 D_icode= 1,E_icode= 1,<br>16,rbx= |
| <pre>12,rcx= clk=0 f_predPC= M_icode= 7, ifun= 0,rax=</pre> | 1<br>100 F_predPC=<br>0,rdx= | 157 D_icode= 1,E_icode= 1,<br>16,rbx= |
| 12,rcx=<br>clk=1 f_predPC=                                  | 1<br>102 F_predPC=           | 100 D_icode= 7,E_icode= 1,            |
| <pre>M_icode= 1, ifun= 0,rax= 12,rcx=</pre>                 | 0,rdx=<br>1                  | 16,rbx=                               |

| <pre>clk=0 f_predPC= M_icode= 1, ifun= 0,rax= 12,rcx=</pre>  | 102 F_predPC=<br>0,rdx=<br>1 | 100 D_icode= 7,E_icode= 1,<br>16,rbx= |
|--------------------------------------------------------------|------------------------------|---------------------------------------|
| <pre>clk=1 f_predPC= M_icode= 1, ifun= 0,rax= 12,rcx=</pre>  | 104 F_predPC=<br>0,rdx=      | <pre>102 D_icode= 2,E_icode= 7,</pre> |
| <pre>clk=0 f_predPC= M_icode= 1, ifun= 0,rax= 12,rcx=</pre>  | 104 F_predPC=<br>0,rdx=      | 102 D_icode= 2,E_icode= 7,<br>16,rbx= |
| <pre>clk=1 f_predPC= M_icode= 7, ifun= 0,rax= 12,rcx=</pre>  | 106 F_predPC=<br>0,rdx=      | 104 D_icode= 2,E_icode= 2,<br>16,rbx= |
| <pre>clk=0 f_predPC= M_icode= 7, ifun= 0,rax= 12,rcx=</pre>  | 106 F_predPC=<br>0,rdx=<br>1 | 104 D_icode= 2,E_icode= 2,<br>16,rbx= |
| <pre>clk=1 f_predPC= M_icode= 2, ifun= 1,rax= 12,rcx=</pre>  | 126 F_predPC=<br>0,rdx=      | 106 D_icode= 6,E_icode= 2,<br>16,rbx= |
| <pre>clk=0 f_predPC= M_icode= 2, ifun= 1,rax= 12,rcx=</pre>  | 126 F_predPC=<br>0,rdx=      | 106 D_icode= 6,E_icode= 2,<br>16,rbx= |
| <pre>clk=1 f_predPC= M_icode= 2, ifun= 5,rax= 12,rcx=</pre>  | 128 F_predPC=<br>0,rdx=      | 126 D_icode= 7,E_icode= 6,<br>16,rbx= |
| <pre>clk=0 f_predPC= M_icode= 2, ifun= 5,rax= 12,rcx=</pre>  | 128 F_predPC=<br>0,rdx=      | 126 D_icode= 7,E_icode= 6,<br>16,rbx= |
| <pre>clk=1 f_predPC= M_icode= 6, ifun= 0,rax= 12,rcx=</pre>  | 130 F_predPC=<br>0,rdx=      | 128 D_icode= 2,E_icode= 7,<br>16,rbx= |
| clk=0 f_predPC= M_icode= 6, ifun= 0,rax= 12,rcx=             | 130 F_predPC=<br>0,rdx=      | 128 D_icode= 2,E_icode= 7,<br>16,rbx= |
| <pre>clk=1 f_predPC= M_icode= 7, ifun= 0,rax=</pre>          | 69 F_predPC=<br>0,rdx=       | 130 D_icode= 2,E_icode= 2,<br>16,rbx= |
| 12,rcx=  clk=0 f_predPC= M_icode= 7, ifun= 0,rax=            | 69 F_predPC=<br>0,rdx=       | 130 D_icode= 2,E_icode= 2,<br>16,rbx= |
| <pre>12,rcx=  clk=1 f_predPC= M_icode= 2, ifun= 0,rax=</pre> | 1 71 F_predPC= 0,rdx=        | 69 D_icode= 7,E_icode= 2,<br>16,rbx=  |
| <pre>12,rcx=  clk=0 f_predPC= M_icode= 2, ifun= 0,rax=</pre> | 1 71 F_predPC= 0,rdx=        | 69 D_icode= 7,E_icode= 2,<br>16,rbx=  |
| <pre>12,rcx=  clk=1 f_predPC= M_icode= 2, ifun= 0,rax=</pre> | 1 152 F_predPC= 0,rdx=       | 71 D_icode= 6,E_icode= 7,<br>16,rbx=  |
|                                                              | 1                            | 20,100                                |

| 71 0 5 170                                           |        |   |     | - 1               |     |     |                     |               |
|------------------------------------------------------|--------|---|-----|-------------------|-----|-----|---------------------|---------------|
| <pre>clk=0 f_predPC= M_icode= 2, ifun= 12,rcx=</pre> | 0,rax= | 1 | 152 | F_predPC= 0,re    | dx= | 71  | D_icode=<br>16,rbx= | 6,E_icode= 7, |
| <pre>clk=1 f_predPC= M_icode= 7, ifun= 12,rcx=</pre> | 3,rax= | 1 | 154 | F_predPC= 0,re    |     | 152 | D_icode=<br>12,rbx= | 7,E_icode= 6, |
| clk=0 f_predPC=<br>M_icode= 7, ifun=                 | 3,rax= |   | 154 | F_predPC= 0,re    |     | 152 | D_icode=<br>12,rbx= | 7,E_icode= 6, |
| <pre>12,rcx= clk=1 f_predPC= M_icode= 6, ifun=</pre> | 0.rax= | 1 | 154 | F_predPC= 0,re    |     | 154 | D_icode=<br>12,rbx= | 2,E_icode= 7, |
| 4,rcx=                                               | .,     | 1 |     |                   |     |     | ,                   |               |
| <pre>clk=0 f_predPC= M_icode= 6, ifun= 4,rcx=</pre>  | 0,rax= | 1 | 154 | F_predPC= 0,re    |     | 154 | D_icode=<br>12,rbx= | 2,E_icode= 7, |
| <pre>clk=1 f_predPC= M_icode= 7, ifun= 4,rcx=</pre>  | 0,rax= | 1 | 82  | F_predPC= 0,re    |     | 154 | D_icode=<br>12,rbx= | 1,E_icode= 1, |
| clk=0 f_predPC=<br>M_icode= 7, ifun=                 | 0,rax= |   | 82  | F_predPC= 0,re    |     | 154 | D_icode=<br>12,rbx= | 1,E_icode= 1, |
| 4,rcx=<br>clk=1 f_predPC=                            |        | 1 | 155 | F_predPC=         |     | 01  | D isada-            | 6 F icada- 1  |
| M_icode= 1, ifun=<br>4,rcx=                          | 0,rax= | 1 | 155 | 0,r               | dx= | 02  | 12, rbx=            | 6,E_icode= 1, |
| <pre>clk=0 f_predPC= M_icode= 1, ifun= 4,rcx=</pre>  | 0,rax= | 1 | 155 | F_predPC= 0,re    | dx= | 82  | D_icode=<br>12,rbx= | 6,E_icode= 1, |
| <pre>clk=1 f_predPC= M_icode= 1, ifun= 4,rcx=</pre>  | 3,rax= | 1 | 157 | F_predPC=<br>0,re |     | 155 | D_icode=<br>12,rbx= | 7,E_icode= 6, |
| clk=0 f_predPC=<br>M_icode= 1, ifun=                 | 3,rax= | 1 |     | F_predPC= 0,re    |     |     | D_icode=<br>12,rbx= | 7,E_icode= 6, |
| <pre>4,rcx= clk=1 f_predPC= M_icode= 6, ifun=</pre>  | 0,rax= | 1 | 157 | F_predPC= 0,re    |     | 157 | D_icode=<br>12,rbx= | 2,E_icode= 7, |
| 4,rcx=                                               |        | 1 |     | ,                 |     |     | ,                   |               |
| <pre>clk=0 f_predPC= M_icode= 6, ifun= 4,rcx=</pre>  | 0,rax= | 1 | 157 | F_predPC= 0,re    |     | 157 | D_icode=<br>12,rbx= | 2,E_icode= 7, |
| <pre>clk=1 f_predPC= M_icode= 7, ifun= 4,rcx=</pre>  | 0,rax= | 1 | 100 | F_predPC= 0,re    |     | 157 | D_icode=<br>12,rbx= | 1,E_icode= 1, |
| <pre>clk=0 f_predPC= M_icode= 7, ifun= 4,rcx=</pre>  | 0,rax= | 1 | 100 | F_predPC=<br>0,re |     | 157 | D_icode=<br>12,rbx= | 1,E_icode= 1, |
| <pre>clk=1 f_predPC= M_icode= 1, ifun= 4,rcx=</pre>  | 0,rax= | 1 | 102 | F_predPC=<br>0,re |     | 100 | D_icode=<br>12,rbx= | 7,E_icode= 1, |

| <pre>clk=0 f_predPC= M_icode= 1, ifun= 0,rax= 4,rcx=</pre> |       | F_predPC=<br>0,rdx= |     | D_icode=<br>12,rbx= | 7,E_icode= 1 | ر - |
|------------------------------------------------------------|-------|---------------------|-----|---------------------|--------------|-----|
| <pre>clk=1 f_predPC= M_icode= 1, ifun= 0,rax= 4,rcx=</pre> | 104   | F_predPC=<br>0,rdx= | 102 | D_icode=<br>12,rbx= | 2,E_icode= 7 | ',  |
| <pre>clk=0 f_predPC= M_icode= 1, ifun= 0,rax= 4,rcx=</pre> | 104   | F_predPC=<br>0,rdx= | 102 | D_icode=<br>12,rbx= | 2,E_icode= 7 | ,   |
| clk=1 f_predPC=<br>M_icode= 7, ifun= 0,rax=                | 106   | F_predPC=<br>0,rdx= | 104 | D_icode=<br>12,rbx= | 2,E_icode= 2 | )   |
| <pre>4,rcx= clk=0 f_predPC= M_icode= 7, ifun= 0,rax=</pre> |       | F_predPC=<br>0,rdx= | 104 | D_icode=<br>12,rbx= | 2,E_icode= 2 | )   |
| <pre>4,rcx= clk=1 f_predPC= M_icode= 2, ifun= 1,rax=</pre> |       | F_predPC= 0,rdx=    | 106 | D_icode=<br>12,rbx= | 6,E_icode= 2 | )   |
| 4,rcx=<br>clk=0 f_predPC=                                  | 1 126 | F_predPC=           |     | -                   | 6,E_icode= 2 | )   |
| <pre>M_icode= 2, ifun= 1,rax= 4,rcx= clk=1 f_predPC=</pre> | 1     | 0,rdx= F_predPC=    |     | 12,rbx=             | 7,E_icode= 6 | ;   |
| M_icode= 2, ifun= 5,rax=<br>4,rcx=                         | 1     | 0,rdx=              |     | 12, rbx=            |              |     |
| <pre>clk=0 f_predPC= M_icode= 2, ifun= 5,rax= 4,rcx=</pre> |       | F_predPC=<br>0,rdx= | 126 | D_icode=<br>12,rbx= | 7,E_icode= 6 | ,   |
| <pre>clk=1 f_predPC= M_icode= 6, ifun= 0,rax= 4,rcx=</pre> |       | F_predPC=<br>0,rdx= |     | D_icode=<br>12,rbx= | 2,E_icode= 7 | ',  |
| <pre>clk=0 f_predPC= M_icode= 6, ifun= 0,rax= 4,rcx=</pre> |       | F_predPC=<br>0,rdx= |     | D_icode=<br>12,rbx= | 2,E_icode= 7 | ,   |
| <pre>clk=1 f_predPC= M_icode= 7, ifun= 0,rax= 4,rcx=</pre> | 69    | F_predPC=<br>0,rdx= | 130 | D_icode=<br>12,rbx= | 2,E_icode= 2 | ,   |
| <pre>clk=0 f_predPC= M_icode= 7, ifun= 0,rax= 4,rcx=</pre> |       | F_predPC=<br>0,rdx= | 130 | D_icode=<br>12,rbx= | 2,E_icode= 2 | )   |
| <pre>clk=1 f_predPC= M_icode= 2, ifun= 0,rax= 4,rcx=</pre> |       | F_predPC=<br>0,rdx= | 69  | D_icode=<br>12,rbx= | 7,E_icode= 2 | ,   |
| clk=0 f_predPC=<br>M_icode= 2, ifun= 0,rax=                | 71    | F_predPC=<br>0,rdx= | 69  | D_icode=<br>12,rbx= | 7,E_icode= 2 | )   |
| 4,rcx=  clk=1 f_predPC=  Micode= 2 ifun= 0 ray=            |       | F_predPC=           | 71  |                     | 6,E_icode= 7 | ',  |
| M_icode= 2, ifun= 0,rax=<br>4,rcx=                         | 1     | 0,rdx=              |     | 12,rbx=             |              |     |

| <pre>clk=0 f_predPC= M_icode= 2, ifun= 0,rax= 4,rcx=</pre> |     | 52 F_pred   | PC=<br>0,rdx= | 71  | D_icode=<br>12,rbx= | 6,E_icode= | 7,  |
|------------------------------------------------------------|-----|-------------|---------------|-----|---------------------|------------|-----|
| 11 4 5 100                                                 | 4.5 |             | D.C.          | 450 |                     |            | _   |
| <pre>clk=1 f_predPC= M_icode= 7, ifun= 3,rax= 4,rcx=</pre> |     | 64 F_pred   | PC=<br>0,rdx= | 152 | D_1code=<br>4,rbx=  | 7,E_icode= | 6,  |
| 31. 0. 6. 15.0                                             |     |             |               |     |                     |            | _   |
| <pre>clk=0 f_predPC= M_icode= 7, ifun= 3,rax= 4,rcx=</pre> |     | 64 F_pred   | PC=<br>0,rdx= | 152 | D_icode=<br>4,rbx=  | 7,E_icode= | 6,  |
|                                                            |     |             |               |     |                     |            |     |
| <pre>clk=1 f_predPC= M_icode= 6, ifun= 0,rax= 2 nov=</pre> |     | 64 F_pred   | PC=<br>0,rdx= | 154 | D_icode=<br>4,rbx=  | 2,E_icode= | 7,  |
| 8,rcx=                                                     | 1   |             |               |     |                     |            |     |
| <pre>clk=0 f_predPC= M_icode= 6, ifun= 0,rax=</pre>        |     | 64 F_pred   | PC=<br>0,rdx= | 154 | D_icode=<br>4,rbx=  | 2,E_icode= | 7,  |
| 8,rcx=                                                     | 1   |             |               |     |                     |            |     |
| clk=1 f_predPC=<br>M_icode= 7, ifun= 0,rax=                |     | 32 F_pred   | PC=<br>0,rdx= | 154 | D_icode=<br>4,rbx=  | 1,E_icode= | 1,  |
| 8,rcx=                                                     | 1   |             |               |     |                     |            |     |
| clk=0 f_predPC=<br>M_icode= 7, ifun= 0,rax=                |     | 32 F_pred   | PC=<br>0,rdx= | 154 | D_icode=<br>4,rbx=  | 1,E_icode= | 1,  |
| 8, rcx=                                                    | 1   |             |               |     | -                   |            |     |
| clk=1 f_predPC=                                            | 10  | 55 F_pred   | DC-           | 92  | D icodo-            | 6,E_icode= | 1   |
| M_icode= 1, ifun= 0,rax=                                   |     | os r_preu   | 0,rdx=        | 02  | 4,rbx=              | O,L_ICOUE- | ر ⊥ |
| 8, rcx=                                                    | 1   |             | •             |     |                     |            |     |
| alk-0 f madDC-                                             | 1.5 | .E E nnod   | DC-           | 02  | D icada-            | 6 F icada- | 1   |
| <pre>clk=0 f_predPC= M_icode= 1, ifun= 0,rax=</pre>        |     | 55 F_pred   | 0,rdx=        | 02  | 4,rbx=              | 6,E_icode= | ر⊥  |
| 8,rcx=                                                     | 1   |             | .,            |     | ,                   |            |     |
| clk=1 f_predPC=                                            | 10  | 57 F_pred   | DC-           | 155 | D icodo-            | 7 F icodo- | 6   |
| M icode= 1, ifun= 3,rax=                                   |     | o/ r_preu   | 0,rdx=        | 133 | 4,rbx=              | 7,E_icode= | 0,  |
| 8,rcx=                                                     | 1   |             | .,            |     | ,                   |            |     |
| clk=0 f_predPC=                                            | 10  | 57 F_pred   | DC-           | 155 | D icodo-            | 7,E_icode= | 6   |
| M_icode= 1, ifun= 3,rax=                                   |     |             | 0,rdx=        | 133 | 4,rbx=              | /,L_ICOUE- | 0,  |
| 8,rcx=                                                     | 1   |             | •             |     | ,                   |            |     |
| clk=1 f_predPC=                                            | 15  | 57 F_pred   | DC-           | 157 | D icode-            | 2,E_icode= | 7   |
| M_icode= 6, ifun= 0,rax=                                   |     | ,, i _pi ea | 0,rdx=        | 137 | 4, rbx=             | Z,L_ICOUE- | / , |
| 8, rcx=                                                    | 1   |             |               |     |                     |            |     |
| clk=0 f_predPC=                                            | 15  | 57 F pred   | PC=           | 157 | D icode=            | 2,E_icode= | 7   |
| M_icode= 6, ifun= 0,rax=                                   |     | ,, I_bi ca  | 0,rdx=        | 137 | 4, rbx=             | 2,1_10000- | , , |
| 8,rcx=                                                     | 1   |             |               |     |                     |            |     |
| clk=1 f_predPC=                                            | 16  | 00 F_pred   | PC=           | 157 | D icode=            | 1,E_icode= | 1.  |
| M_icode= 7, ifun= 0,rax=                                   |     | _p, cu      | 0,rdx=        |     | 4,rbx=              | ,,         | _,  |
| 8, rcx=                                                    | 1   |             |               |     |                     |            |     |
| clk=0 f_predPC=                                            | 16  | 00 F_pred   | PC=           | 157 | D icode=            | 1,E_icode= | 1.  |
| M_icode= 7, ifun= 0,rax=                                   |     |             | 0,rdx=        |     | 4, rbx=             | ,          | -,  |
| 8, rcx=                                                    | 1   |             |               |     |                     |            |     |
| clk=1 f_predPC=                                            | 16  | 02 F_pred   | PC=           | 100 | D icode=            | 7,E_icode= | 1,  |
| M_icode= 1, ifun= 0,rax=                                   |     |             | 0,rdx=        |     | 4, rbx=             | _          | ,   |
| 8, rcx=                                                    | 1   |             |               |     |                     |            |     |

| <pre>clk=0 f_predPC= M_icode= 1, ifun= 0,rax= 8,rcx=</pre> |   | L02 | F_predPC=<br>0,rdx= | 16  | 90        | D_icode=<br>4,rbx= | 7,E_icode=  | 1,  |
|------------------------------------------------------------|---|-----|---------------------|-----|-----------|--------------------|-------------|-----|
| clk=1 f_predPC=                                            | 1 | 101 | F_predPC=           | 16  | 32 I      | D icode=           | 2,E_icode=  | 7   |
| M_icode= 1, ifun= 0,rax=                                   |   | 104 | 0,rdx=              | 16  | ) <u></u> | 4, rbx=            | 2,L_100de-  | / , |
| 8,rcx=                                                     | 1 |     |                     |     |           |                    |             |     |
| clk=0 f_predPC=                                            | 1 | L04 | F_predPC=           | 16  | 32 I      | D_icode=           | 2,E_icode=  | 7,  |
| M_icode= 1, ifun= 0,rax=                                   |   |     | 0,rdx=              |     |           | 4, rbx=            |             |     |
| 8,rcx=                                                     | 1 |     |                     |     |           |                    |             |     |
| clk=1 f_predPC=                                            |   | L06 | F_predPC=           | 16  | )4 I      |                    | 2,E_icode=  | 2,  |
| <pre>M_icode= 7, ifun= 0,rax=<br/>8,rcx=</pre>             | 1 |     | 0,rdx=              |     |           | 4,rbx=             |             |     |
|                                                            | _ |     |                     |     |           |                    |             |     |
| clk=0 f_predPC=                                            |   | L06 | F_predPC=           | 16  | 94        | D_icode=<br>4,rbx= | 2,E_icode=  | 2,  |
| <pre>M_icode= 7, ifun= 0,rax=<br/>8,rcx=</pre>             | 1 |     | 0,rdx=              |     |           | 4,1°0X=            |             |     |
| -11- 1 C dpC                                               | 1 | 126 | F 4DC               | 1.0 | 36 1      | D :                | C F :       | 2   |
| <pre>clk=1 f_predPC= M_icode= 2, ifun= 1,rax=</pre>        |   | L26 | F_predPC= 0,rdx=    | 16  | 16 I      | 0_1code=<br>4,rbx= | 6,E_icode=  | ۷,  |
| 8,rcx=                                                     | 1 |     | <b>.,</b>           |     |           | .,                 |             |     |
| clk=0 f_predPC=                                            | 1 | 126 | F predPC=           | 16  | a6 I      | D icode=           | 6,E_icode=  | 2   |
| M_icode= 2, ifun= 1,rax=                                   |   | 120 | 0,rdx=              | 10  | ,         | 4,rbx=             | o, L_icouc- | ۷,  |
| 8, rcx=                                                    | 1 |     |                     |     |           |                    |             |     |
| clk=1 f_predPC=                                            | 1 | L28 | F_predPC=           | 12  | 26 I      | D_icode=           | 7,E_icode=  | 6,  |
| M_icode= 2, ifun= 5,rax=                                   |   |     | 0,rdx=              |     |           | _4,rbx=            | _           |     |
| 8,rcx=                                                     | 1 |     |                     |     |           |                    |             |     |
| clk=0 f_predPC=                                            |   | L28 | F_predPC=           | 12  | 26        |                    | 7,E_icode=  | 6,  |
| <pre>M_icode= 2, ifun= 5,rax=<br/>8,rcx=</pre>             | 1 |     | 0,rdx=              |     |           | 4,rbx=             |             |     |
|                                                            | _ |     |                     |     |           |                    |             |     |
| <pre>clk=1 f_predPC= M_icode= 6, ifun= 0,rax=</pre>        |   | L30 | F_predPC= 0,rdx=    | 12  | 28        | D_icode=<br>4,rbx= | 2,E_icode=  | 7,  |
| 8, rcx=                                                    | 1 |     | 0,1 41              |     |           | T, 1 UX-           |             |     |
| all O f madDC                                              | 1 | 120 | E mad DC            | 1.7 | 20 1      | Dianda             | 2 F ======= | 7   |
| <pre>clk=0 f_predPC= M_icode= 6, ifun= 0,rax=</pre>        |   |     | F_predPC=<br>0,rdx= |     |           | 4, rbx=            | 2,E_icode=  | /,  |
| 8,rcx=                                                     | 1 |     |                     |     |           |                    |             |     |
| clk=1 f_predPC=                                            | 1 | L17 | F predPC=           | 13  | 30        | D icode=           | 1,E_icode=  | 1,  |
| M_icode= 7, ifun= 0,rax=                                   |   |     | 0,rdx=              |     |           |                    | , <u> </u>  |     |
| 8,rcx=                                                     | 1 |     |                     |     |           |                    |             |     |
| clk=0 f_predPC=                                            |   | L17 | F_predPC=           | 13  | 30 1      |                    | 1,E_icode=  | 1,  |
| <pre>M_icode= 7, ifun= 0,rax=<br/>8,rcx=</pre>             | 1 |     | 0,rdx=              |     |           | 4,rbx=             |             |     |
| -                                                          |   |     |                     |     |           |                    |             |     |
| <pre>clk=1 f_predPC= M_icode= 1, ifun= 1,rax=</pre>        |   | L39 | F_predPC=<br>0,rdx= | 11  | 17        | D_icode=<br>4,rbx= | 6,E_icode=  | 1,  |
| M_100de= 1, 1fun= 1, rax=<br>8, rcx=                       | 1 |     | e, rux=             |     |           | 4,1'UX=            |             |     |
|                                                            | 4 | 120 | E mad DC            | 4.4 | 17 '      | D decd-            | C F :       | 1   |
| <pre>clk=0 f_predPC= M_icode= 1, ifun= 1,rax=</pre>        |   | 139 | F_predPC=<br>0,rdx= | 11  | L/        | 0_1code=<br>4,rbx= | 6,E_icode=  | 1,  |
| 8,rcx=                                                     | 1 |     |                     |     |           | ,                  |             |     |
| clk=1 f_predPC=                                            | 1 | L41 | F_predPC=           | 13  | 39 1      | D icode=           | 7,E_icode=  | 6.  |
| M_icode= 1, ifun= 5,rax=                                   |   | _   | 0,rdx=              | 15  | - '       | 4, rbx=            | , ,         | ٠,  |
| 8,rcx=                                                     | 1 |     |                     |     |           |                    |             |     |

| <pre>clk=0 f_predPC= M_icode= 1, ifun= 5,rax= 8,rcx=</pre> |    | 1 F_predP(<br>( | C=<br>∂,rdx= | 139 | D_icode=<br>4,rbx= | 7,E_icode= 6 | 5, |
|------------------------------------------------------------|----|-----------------|--------------|-----|--------------------|--------------|----|
| 71 4 5 15 6                                                |    |                 | -            |     |                    |              |    |
| <pre>clk=1 f_predPC= M_icode= 6, ifun= 0,rax= 8,rcx=</pre> |    | 3 F_predP(<br>( | C=<br>∂,rdx= | 141 | D_icode=<br>4,rbx= | 2,E_icode= 7 | 7, |
|                                                            |    |                 |              |     |                    |              |    |
| <pre>clk=0 f_predPC= M_icode= 6, ifun= 0,rax= 8,rcx=</pre> |    | 3 F_predP(<br>( | C=<br>0,rdx= | 141 | D_icode=<br>4,rbx= | 2,E_icode= 7 | 7, |
| ·                                                          |    |                 |              |     |                    |              |    |
| <pre>clk=1 f_predPC= M_icode= 7, ifun= 0,rax= 2 nov=</pre> |    | F_predP(        | ີ=<br>∂,rdx= | 143 | D_icode=<br>4,rbx= | 2,E_icode= 2 | 2, |
| 8,rcx=                                                     | 1  |                 |              |     |                    |              |    |
| clk=0 f_predPC=<br>M_icode= 7, ifun= 0,rax=                | :  | F_predP(        | C=<br>∂,rdx= | 143 | D_icode=<br>4,rbx= | 2,E_icode= 2 | 2, |
| 8, rcx=                                                    | 1  |                 |              |     |                    |              |    |
| <pre>clk=1 f_predPC= M_icode= 2, ifun= 0,rax=</pre>        | :  | 1 F_predP(      | C=<br>0,rdx= | 69  | D_icode=<br>4,rbx= | 7,E_icode= 2 | 2, |
| 8, rcx=                                                    | 1  |                 |              |     |                    |              |    |
| <pre>clk=0 f_predPC= M_icode= 2, ifun= 0,rax=</pre>        |    | 1 F_predP(      | C=<br>∂,rdx= | 69  | D_icode=<br>4,rbx= | 7,E_icode= 2 | 2, |
| 8,rcx=                                                     | 1  |                 |              |     |                    |              |    |
| clk=1 f_predPC=<br>M_icode= 2, ifun= 0,rax=                |    | 2 F_predP(      | C=<br>0,rdx= | 71  | D_icode=<br>4,rbx= | 6,E_icode= 7 | 7, |
| 8,rcx=                                                     | 1  |                 |              |     |                    |              |    |
| clk=0 f_predPC=<br>M_icode= 2, ifun= 0,rax=                |    | 2 F_predP(      | C=<br>0,rdx= | 71  | D_icode=<br>4,rbx= | 6,E_icode= 7 | 7, |
| 8,rcx=                                                     | 1  |                 |              |     | ,                  |              |    |
| alk-1 f prodDC-                                            | 15 | 1 F ppodD(      | ^_           | 152 | D isada-           | 7 F isodo- ( |    |
| <pre>clk=1 f_predPC= M_icode= 7, ifun= 3,rax=</pre>        |    | 4 F_predP(<br>) | ເ=<br>0,rdx= | 152 | 8,rbx=             | 7,E_icode= 6 | ο, |
| 8,rcx=                                                     | 1  |                 | ,            |     | -, -               |              |    |
| clk=0 f_predPC=                                            |    | 4 F_predP(      |              |     |                    | 7,E_icode= 6 | ō, |
| <pre>M_icode= 7, ifun= 3,rax=<br/>8,rcx=</pre>             | 1  | (               | ı ux=        |     | 8,rbx=             |              |    |
|                                                            |    |                 |              |     |                    |              |    |
| <pre>clk=1 f_predPC= M_icode= 6, ifun= 0,rax= 4,rcx=</pre> |    | 4 F_predP(<br>( | C=<br>∂,rdx= | 154 | D_icode=<br>8,rbx= | 2,E_icode= 7 | 7, |
| 7,1 6.7-                                                   | _  |                 |              |     |                    |              |    |
| clk=0 f_predPC=<br>M_icode= 6, ifun= 0,rax=                | :  | 4 F_predP0      | C=<br>∂,rdx= | 154 | D_icode=<br>8,rbx= | 2,E_icode= 7 | 7, |
| 4, rcx=                                                    | 1  |                 |              |     |                    |              |    |
| clk=1 f_predPC=<br>M_icode= 7, ifun= 0,rax=                |    | 2 F_predP0      | C=<br>0,rdx= | 154 | D_icode=<br>8,rbx= | 1,E_icode= 1 | l, |
| 4, rcx=                                                    | 1  |                 |              |     |                    |              |    |
| <pre>clk=0 f_predPC= M_icode= 7, ifun= 0,rax=</pre>        | :  | 2 F_predP(      | C=<br>∂,rdx= | 154 | D_icode=<br>8,rbx= | 1,E_icode= 1 | l, |
| 4, rcx=                                                    | 1  |                 |              |     |                    |              |    |
| <pre>clk=1 f_predPC= M_icode= 1, ifun= 0,rax=</pre>        |    | 5 F_predP(      | C=<br>0,rdx= | 82  | D_icode=<br>8,rbx= | 6,E_icode= 1 | l, |
| 4,rcx=                                                     | 1  |                 |              |     | ,                  |              |    |

| <pre>clk=0 f_predPC= M_icode= 1, ifun= 0,rax= 4,rcx=</pre> | 155<br>1 | F_predPC=<br>0,rdx= | 82 D_icode=<br>8,rbx=  | 6,E_icode= 1, |
|------------------------------------------------------------|----------|---------------------|------------------------|---------------|
|                                                            |          |                     |                        |               |
| <pre>clk=1 f_predPC= M_icode= 1, ifun= 3,rax= 4,rcx=</pre> | 157      | F_predPC=<br>0,rdx= | 155 D_icode=<br>8,rbx= | 7,E_icode= 6, |
| -                                                          |          |                     |                        |               |
| <pre>clk=0 f_predPC= M_icode= 1, ifun= 3,rax= 4,rcx=</pre> | 157      | F_predPC=<br>0,rdx= | 155 D_icode=<br>8,rbx= | 7,E_icode= 6, |
|                                                            |          |                     |                        |               |
| <pre>clk=1 f_predPC= M_icode= 6, ifun= 0,rax= 4,rcx=</pre> | 157      | F_predPC=<br>0,rdx= | 157 D_icode=<br>8,rbx= | 2,E_icode= 7, |
| -                                                          |          |                     |                        |               |
| <pre>clk=0 f_predPC= M_icode= 6, ifun= 0,rax= 4,rcx=</pre> | 157      | F_predPC=<br>0,rdx= | 157 D_icode=<br>8,rbx= | 2,E_icode= 7, |
|                                                            | _        |                     |                        |               |
| <pre>clk=1 f_predPC= M_icode= 7, ifun= 0,rax=</pre>        |          | F_predPC=<br>0,rdx= | 157 D_icode=<br>8,rbx= | 1,E_icode= 1, |
| 4, rcx=                                                    | 1        |                     |                        |               |
| <pre>clk=0 f_predPC= M_icode= 7, ifun= 0,rax=</pre>        | 100      | F_predPC= 0,rdx=    | 157 D_icode=<br>8,rbx= | 1,E_icode= 1, |
| 4, rcx=                                                    | 1        |                     |                        |               |
| clk=1 f_predPC=                                            | 102      | F_predPC=           | 100 D icode=           | 7,E_icode= 1, |
| M_icode= 1, ifun= 0,rax=                                   |          | 0,rdx=              | 8,rbx=                 |               |
| 4, rcx=                                                    | 1        |                     |                        |               |
| clk=0 f_predPC=                                            | 102      | F_predPC=           | 100 D icode-           | 7,E_icode= 1, |
| M_icode= 1, ifun= 0,rax=                                   | 102      | 0,rdx=              | 8,rbx=                 |               |
| _                                                          | 1        |                     |                        |               |
| clk=1 f predPC=                                            | 104      | F_predPC=           | 102 D icodo-           | 2,E_icode= 7, |
| M_icode= 1, ifun= 0,rax=                                   | 104      | 0,rdx=              | 8,rbx=                 |               |
| _                                                          | 1        | ŕ                   | •                      |               |
| clk=0 f_predPC=                                            | 104      | F predPC=           | 102 D icodo-           | 2,E_icode= 7, |
| M_icode= 1, ifun= 0,rax=                                   |          | 0,rdx=              | 8,rbx=                 | _             |
|                                                            | 1        | ,                   | ,                      |               |
| clk=1 f_predPC=                                            | 100      | F predPC=           | 10/ Dicada             | 2,E_icode= 2, |
| M_icode= 7, ifun= 0,rax=                                   | 100      | 0,rdx=              | 8,rbx=                 |               |
|                                                            | 1        | ,                   | ,                      |               |
| all O f madDC                                              | 100      | E mandDC            | 104 D : 22da           | 2 5 3 3 3     |
| <pre>clk=0 f_predPC= M_icode= 7, ifun= 0,rax=</pre>        | 100      | F_predPC=<br>0,rdx= | 8,rbx=                 | 2,E_icode= 2, |
| _                                                          | 1        | ., .                | -, -                   |               |
| all 1 f madDC                                              | 120      | E mandDC            | 100 D : 22da           | C F inada 2   |
| <pre>clk=1 f_predPC= M_icode= 2, ifun= 1,rax=</pre>        | 126      | F_predPC=<br>0,rdx= | 8,rbx=                 | 6,E_icode= 2, |
|                                                            | 1        | 0,                  |                        |               |
| 11 0 5 100                                                 | 126      | F IDC               | 406 D '                |               |
| <pre>clk=0 f_predPC= M_icode= 2, ifun= 1,rax=</pre>        | 126      | F_predPC=<br>0,rdx= | 106 D_icode=<br>8,rbx= | 6,E_icode= 2, |
|                                                            | 1        | 0,1 u.v.=           | 0,10%                  |               |
| 11 4 5 120                                                 |          | E IDC               |                        | 7.5.1.1.1     |
| <pre>clk=1 f_predPC= M_icode= 2, ifun= 5,rax=</pre>        | 128      | F_predPC=<br>0,rdx= | 126 D_icode=<br>8,rbx= | 7,E_icode= 6, |
|                                                            | 1        | 0,1 ux-             | 0,10%                  |               |
|                                                            |          |                     |                        |               |

| <pre>clk=0 f_predPC= M_icode= 2, ifun= 5,rax= 4,rcx=</pre> |       | F_predPC=<br>0,rdx= | 126 | D_icode=<br>8,rbx= | 7,E_icode= 6 | ,      |
|------------------------------------------------------------|-------|---------------------|-----|--------------------|--------------|--------|
| <pre>clk=1 f_predPC= M_icode= 6, ifun= 0,rax= 4,rcx=</pre> |       | F_predPC=<br>0,rdx= | 128 | D_icode=<br>8,rbx= | 2,E_icode= 7 | ,      |
| <pre>clk=0 f_predPC= M_icode= 6, ifun= 0,rax= 4,rcx=</pre> | 130   | F_predPC=<br>0,rdx= | 128 | D_icode=<br>8,rbx= | 2,E_icode= 7 | ,      |
| clk=1 f_predPC=<br>M_icode= 7, ifun= 0,rax=                | 69    | F_predPC=<br>0,rdx= | 130 | D_icode=<br>8,rbx= | 2,E_icode= 2 | و.     |
| <pre>4,rcx= clk=0 f_predPC= M_icode= 7, ifun= 0,rax=</pre> |       | F_predPC=<br>0,rdx= | 130 | D_icode=<br>8,rbx= | 2,E_icode= 2 | ,      |
| 4,rcx=  clk=1 f_predPC=  M_icode= 2, ifun= 0,rax=          |       | F_predPC=<br>0,rdx= | 69  | D_icode=<br>8,rbx= | 7,E_icode= 2 | ر.     |
| 4,rcx=<br>clk=0 f_predPC=                                  | 71    | F_predPC=           | 69  |                    | 7,E_icode= 2 | . ,    |
| <pre>M_icode= 2, ifun= 0,rax= 4,rcx= clk=1 f_predPC=</pre> | 1     | 0,rdx= F_predPC=    | 71  | 8,rbx=             | 6,E_icode= 7 |        |
| M_icode= 2, ifun= 0,rax=<br>4,rcx=                         | 1     | 0,rdx=              |     | 8, rbx=            |              |        |
| <pre>clk=0 f_predPC= M_icode= 2, ifun= 0,rax= 4,rcx=</pre> |       | F_predPC=<br>0,rdx= | 71  | D_icode=<br>8,rbx= | 6,E_icode= 7 | ,<br>, |
| <pre>clk=1 f_predPC= M_icode= 7, ifun= 3,rax= 4,rcx=</pre> |       | F_predPC=<br>0,rdx= | 152 | D_icode=<br>4,rbx= | 7,E_icode= 6 | ,      |
| <pre>clk=0 f_predPC= M_icode= 7, ifun= 3,rax= 4,rcx=</pre> |       | F_predPC=<br>0,rdx= |     | D_icode=<br>4,rbx= | 7,E_icode= 6 | وا     |
| <pre>clk=1 f_predPC= M_icode= 6, ifun= 0,rax= 4,rcx=</pre> |       | F_predPC=<br>0,rdx= | 154 | D_icode=<br>4,rbx= | 2,E_icode= 7 | ,      |
| <pre>clk=0 f_predPC= M_icode= 6, ifun= 0,rax= 4,rcx=</pre> |       | F_predPC=<br>0,rdx= | 154 | D_icode=<br>4,rbx= | 2,E_icode= 7 | ,      |
| clk=1 f_predPC=<br>M_icode= 7, ifun= 0,rax=                | 82    | F_predPC=<br>0,rdx= | 154 | D_icode=<br>4,rbx= | 1,E_icode= 1 | ر.     |
| <pre>4,rcx= clk=0 f_predPC= M_icode= 7, ifun= 0,rax=</pre> |       | F_predPC=<br>0,rdx= | 154 | D_icode=<br>4,rbx= | 1,E_icode= 1 | ,      |
| 4,rcx=<br>clk=1 f_predPC=                                  | 1 155 | F_predPC=           | 82  | D_icode=           | 6,E_icode= 1 | ,      |
| M_icode= 1, ifun= 0,rax=<br>4,rcx=                         | 1     | 0,rdx=              |     | 4,rbx=             |              |        |

| <pre>clk=0 f_predPC= M_icode= 1, ifun= 0,rax= 4,rcx=</pre> |     | F_predPC=<br>0,rdx |     | 2 D_icode=<br>4,rbx= | 6,E_icode=   | 1, |
|------------------------------------------------------------|-----|--------------------|-----|----------------------|--------------|----|
| 21                                                         |     |                    |     |                      |              | _  |
| <pre>clk=1 f_predPC= M_icode= 1, ifun= 3,rax=</pre>        |     | F_predPC= 0,rdx    |     | D_icode=<br>4,rbx=   | 7,E_icode=   | 6, |
| 4, rcx=                                                    | 1   | 0,1 ux             | -   | -۸ <i>۵۱</i> ۲۴      |              |    |
| -                                                          |     |                    |     |                      |              |    |
| <pre>clk=0 f_predPC= M_icode= 1, ifun= 3,rax=</pre>        |     | F_predPC= 0,rdx    |     | D_icode=<br>4,rbx=   | 7,E_icode=   | 6, |
| 4,rcx=                                                     | 1   | o, rux             | =   | 4,1'UX=              |              |    |
| -                                                          |     |                    |     |                      |              |    |
| clk=1 f_predPC=                                            |     | F_predPC=          |     |                      | 2,E_icode=   | 7, |
| <pre>M_icode= 6, ifun= 0,rax= 4,rcx=</pre>                 | 1   | 0,rdx              | =   | 4,rbx=               |              |    |
| .y. ex                                                     | _   |                    |     |                      |              |    |
| clk=0 f_predPC=                                            |     | F_predPC=          |     |                      | 2,E_icode=   | 7, |
| <pre>M_icode= 6, ifun= 0,rax= 4,rcx=</pre>                 | 1   | 0,rdx              | =   | 4,rbx=               |              |    |
|                                                            | _   |                    |     |                      |              |    |
| clk=1 f_predPC=                                            |     | F_predPC=          |     |                      | 1,E_icode=   | 1, |
| <pre>M_icode= 7, ifun= 0,rax= 4,rcx=</pre>                 | 1   | 0,rdx              | =   | 4,rbx=               |              |    |
| 4,1 CX-                                                    | 1   |                    |     |                      |              |    |
| clk=0 f_predPC=                                            |     | F_predPC=          |     |                      | 1,E_icode=   | 1, |
| M_icode= 7, ifun= 0,rax=                                   |     | 0,rdx              | =   | 4,rbx=               |              |    |
| 4,rcx=                                                     | 1   |                    |     |                      |              |    |
| clk=1 f_predPC=                                            | 102 | F_predPC=          | 100 | D_icode=             | 7,E_icode=   | 1, |
| M_icode= 1, ifun= 0,rax=                                   |     | 0,rdx              | =   | 4,rbx=               |              |    |
| 4, rcx=                                                    | 1   |                    |     |                      |              |    |
| clk=0 f_predPC=                                            | 102 | F_predPC=          | 100 | D_icode=             | 7,E_icode=   | 1, |
| M_icode= 1, ifun= 0,rax=                                   |     | 0,rdx              | =   | 4,rbx=               |              |    |
| 4, rcx=                                                    | 1   |                    |     |                      |              |    |
| clk=1 f_predPC=                                            | 104 | F_predPC=          | 102 | D_icode=             | 2,E_icode=   | 7, |
| M_icode= 1, ifun= 0,rax=                                   |     | 0,rdx              | =   | 4,rbx=               |              |    |
| 4, rcx=                                                    | 1   |                    |     |                      |              |    |
| clk=0 f_predPC=                                            | 104 | F_predPC=          | 102 | 2 D icode=           | 2,E_icode=   | 7, |
| M_icode= 1, ifun= 0,rax=                                   |     | 0,rdx              |     | _4,rbx=              |              |    |
| 4,rcx=                                                     | 1   |                    |     |                      |              |    |
| clk=1 f_predPC=                                            | 106 | F predPC=          | 104 | 1 D icode=           | 2,E icode=   | 2, |
| M_icode= 7, ifun= 0,rax=                                   |     | 0,rdx              |     |                      | <i>,</i> –   |    |
| 4, rcx=                                                    | 1   |                    |     |                      |              |    |
| clk=0 f predPC=                                            | 106 | F predPC=          | 104 | 1 D icode=           | 2,E_icode=   | 2. |
| M_icode= 7, ifun= 0,rax=                                   |     | 0,rdx              |     | 4, rbx=              |              | -, |
| 4, rcx=                                                    | 1   |                    |     |                      |              |    |
| clk=1 f_predPC=                                            | 126 | F predPC=          | 106 | 5 D icode=           | 6,E_icode=   | 2. |
| M_icode= 2, ifun= 1,rax=                                   |     | 0,rdx              |     | 4, rbx=              | 0,1_10000    | _, |
| 4, rcx=                                                    | 1   |                    |     |                      |              |    |
| clk=0 f_predPC=                                            | 126 | F_predPC=          | 100 | 5 D icode-           | 6,E_icode=   | 2  |
| M_icode= 2, ifun= 1,rax=                                   |     | 0,rdx              |     | 4,rbx=               | -,- <u>-</u> | -, |
| 4, rcx=                                                    | 1   |                    |     |                      |              |    |
| clk=1 f_predPC=                                            | 128 | F_predPC=          | 124 | 5 D icode-           | 7,E_icode=   | 6  |
| M_icode= 2, ifun= 5,rax=                                   |     | 0,rdx              |     | 4,rbx=               | ,,           | 0, |
| 4, rcx=                                                    | 1   |                    |     |                      |              |    |
|                                                            |     |                    |     |                      |              |    |

| <pre>clk=0 f_predPC= M_icode= 2, ifun= 5,rax= 4,rcx=</pre> |        | L28 | F_predPC=<br>0,rdx= | 126 | D_icode=<br>4,rbx= | 7,E_icode= 6,  |
|------------------------------------------------------------|--------|-----|---------------------|-----|--------------------|----------------|
| 71 4 6 17 2                                                |        |     | - 1                 |     |                    |                |
| <pre>clk=1 f_predPC= M_icode= 6, ifun= 0,rax</pre>         |        | L30 | F_predPC=<br>0,rdx= | 128 | D_icode=<br>4,rbx= | 2,E_icode= 7,  |
| 4,rcx=                                                     | 1      |     |                     |     |                    |                |
| clk=0 f_predPC=                                            |        | L30 | F_predPC=           | 128 |                    | 2,E_icode= 7,  |
| <pre>M_icode= 6, ifun= 0,rax: 4,rcx=</pre>                 | :<br>1 |     | 0,rdx=              |     | 4,rbx=             |                |
|                                                            |        |     |                     |     |                    |                |
| <pre>clk=1 f_predPC= M_icode= 7, ifun= 0,rax</pre>         |        | 69  | F_predPC=<br>0,rdx= | 130 | D_icode=<br>4,rbx= | 2,E_icode= 2,  |
| 4,rcx=                                                     | 1      |     | 0,1 ux=             |     | T,1 UX-            |                |
| clk=0 f_predPC=                                            |        | 69  | F_predPC=           | 130 | D icode=           | 2,E_icode= 2,  |
| M_icode= 7, ifun= 0,rax                                    | :      | 0,5 | 0, rdx=             | 150 | 4, rbx=            | 2,L_1000C- 2,  |
| 4,rcx=                                                     | 1      |     |                     |     |                    |                |
| clk=1 f_predPC=                                            |        | 71  | F_predPC=           | 69  | D_icode=           | 7,E_icode= 2,  |
| <pre>M_icode= 2, ifun= 0,rax: 4,rcx=</pre>                 | :<br>1 |     | 0,rdx=              |     | 4,rbx=             |                |
| 4,1 CX-                                                    | 1      |     |                     |     |                    |                |
| <pre>clk=0 f_predPC= M_icode= 2, ifun= 0,rax</pre>         |        | 71  | F_predPC=<br>0,rdx= | 69  | D_icode=<br>4,rbx= | 7,E_icode= 2,  |
| 4,rcx=                                                     | 1      |     | 0,1 ux-             |     | 4,100              |                |
| clk=1 f_predPC=                                            | 1      | 152 | F_predPC=           | 71  | D icodo-           | 6,E_icode= 7,  |
| M_icode= 2, ifun= 0,rax                                    |        | LJZ | 0,rdx=              | /1  | 4, rbx=            | o,L_icoue- /,  |
| 4,rcx=                                                     | 1      |     |                     |     |                    |                |
| clk=0 f_predPC=                                            | 1      | L52 | F_predPC=           | 71  | D_icode=           | 6,E_icode= 7,  |
| <pre>M_icode= 2, ifun= 0,rax: 4,rcx=</pre>                 | 1      |     | 0,rdx=              |     | 4,rbx=             |                |
| 4,1 CX-                                                    | 1      |     |                     |     |                    |                |
| <pre>clk=1 f_predPC= M_icode= 7, ifun= 3,rax</pre>         |        | L54 | F_predPC=<br>0,rdx= | 152 | D_icode=<br>4,rbx= | 7,E_icode= 6,  |
| 4,rcx=                                                     | 1      |     | 0,1 ux-             |     | 4,100              |                |
| clk=0 f_predPC=                                            | 1      | 15/ | F_predPC=           | 152 | D icodo-           | 7,E_icode= 6,  |
| M_icode= 7, ifun= 3,rax                                    |        |     | 0,rdx=              |     | 4, rbx=            |                |
| 4,rcx=                                                     | 1      |     |                     |     |                    |                |
| clk=1 f_predPC=                                            |        | L54 | F_predPC=           | 154 |                    | 2,E_icode= 7,  |
| <pre>M_icode= 6, ifun= 0,rax: 0,rcx=</pre>                 | :<br>1 |     | 0,rdx=              |     | 4,rbx=             |                |
|                                                            |        |     |                     |     |                    |                |
| <pre>clk=0 f_predPC= M_icode= 6, ifun= 0,rax</pre>         |        | L54 | F_predPC=<br>0,rdx= | 154 | D_icode=<br>4,rbx= | 2,E_icode= 7,  |
| 0,rcx=                                                     | 1      |     | oji ux-             |     | 4,1 DX-            |                |
| clk=1 f_predPC=                                            | 1      | 154 | F_predPC=           | 154 | D icode=           | 9,E_icode= 2,  |
| M_icode= 7, ifun= 0,rax                                    | :      |     | 0,rdx=              | 154 | 4, rbx=            | J, L_1000C- 2, |
| 0,rcx=                                                     | 1      |     |                     |     |                    |                |
| clk=0 f_predPC=                                            |        | L54 | F_predPC=           | 154 |                    | 9,E_icode= 2,  |
| <pre>M_icode= 7, ifun= 0,rax= 0,rcx=</pre>                 | :<br>1 |     | 0,rdx=              |     | 4,rbx=             |                |
| -                                                          |        |     |                     |     |                    |                |
| <pre>clk=1 f_predPC= M_icode= 2, ifun= 0,rax</pre>         |        | L54 | F_predPC=<br>0,rdx= | 154 | D_icode=<br>4,rbx= | 1,E_icode= 9,  |
| 0,rcx=                                                     | 1      |     | oji un              |     | 1,100              |                |

| <pre>clk=0 f_predPC= M_icode= 2, ifun= 0,rax= 0,rcx= 1</pre> | 154 F_predPC=<br>0,rdx= | 154 D_icode= 1,E_icode= 9,<br>4,rbx= |
|--------------------------------------------------------------|-------------------------|--------------------------------------|
| <pre>clk=1 f_predPC= M_icode= 9, ifun= 0,rax= 0,rcx= 1</pre> | 154 F_predPC=<br>0,rdx= | 154 D_icode= 1,E_icode= 1,<br>4,rbx= |
| <pre>clk=0 f_predPC= M_icode= 9, ifun= 0,rax= 0,rcx= 1</pre> | 154 F_predPC=<br>0,rdx= | 154 D_icode= 1,E_icode= 1,<br>4,rbx= |
| <pre>clk=1 f_predPC= M_icode= 1, ifun= 0,rax= 0,rcx= 4</pre> | 154 F_predPC=<br>0,rdx= | 154 D_icode= 1,E_icode= 1,<br>4,rbx= |
| <pre>clk=0 f_predPC= M_icode= 1, ifun= 0,rax= 0,rcx= 4</pre> | 154 F_predPC=<br>0,rdx= | 154 D_icode= 1,E_icode= 1,<br>4,rbx= |
| <pre>clk=1 f_predPC= M_icode= 1, ifun= 0,rax= 0,rcx= 4</pre> | 154 F_predPC=<br>0,rdx= | 154 D_icode= 9,E_icode= 1,<br>4,rbx= |
| <pre>clk=0 f_predPC= M_icode= 1, ifun= 0,rax= 0,rcx= 4</pre> | 154 F_predPC=<br>0,rdx= | 154 D_icode= 9,E_icode= 1,<br>4,rbx= |
| <pre>clk=1 f_predPC= M_icode= 1, ifun= 0,rax= 0,rcx= 4</pre> | 154 F_predPC=<br>0,rdx= | 154 D_icode= 1,E_icode= 9,<br>4,rbx= |
| <pre>clk=0 f_predPC= M_icode= 1, ifun= 0,rax= 0,rcx= 4</pre> | 154 F_predPC=<br>0,rdx= | 154 D_icode= 1,E_icode= 9,<br>4,rbx= |
| <pre>clk=1 f_predPC= M_icode= 9, ifun= 0,rax= 0,rcx= 4</pre> | 154 F_predPC=<br>0,rdx= | 154 D_icode= 1,E_icode= 1,<br>4,rbx= |
| <pre>clk=0 f_predPC= M_icode= 9, ifun= 0,rax= 0,rcx= 4</pre> | 154 F_predPC=<br>0,rdx= | 154 D_icode= 1,E_icode= 1,<br>4,rbx= |
| <pre>clk=1 f_predPC= M_icode= 1, ifun= 0,rax= 0,rcx= 4</pre> | 19 F_predPC=<br>0,rdx=  | 154 D_icode= 1,E_icode= 1,<br>4,rbx= |
| <pre>clk=0 f_predPC= M_icode= 1, ifun= 0,rax= 0,rcx= 4</pre> | 19 F_predPC=<br>0,rdx=  | 154 D_icode= 1,E_icode= 1,<br>4,rbx= |
| <pre>clk=1 f_predPC= M_icode= 1, ifun= 0,rax= 0,rcx= 4</pre> | 19 F_predPC=<br>0,rdx=  | 19 D_icode= 0,E_icode= 1,<br>4,rbx=  |
| <pre>clk=0 f_predPC= M_icode= 1, ifun= 0,rax= 0,rcx= 4</pre> | 19 F_predPC=<br>0,rdx=  | 19 D_icode= 0,E_icode= 1,<br>4,rbx=  |
| <pre>clk=1 f_predPC= M_icode= 1, ifun= 0,rax= 0,rcx= 4</pre> | 19 F_predPC=<br>0,rdx=  | 19 D_icode= 0,E_icode= 0,<br>4,rbx=  |
|                                                              |                         |                                      |

| <pre>clk=0 f_predPC= M_icode= 1, ifun= 0,rax=</pre> |    | F_predPC=<br>0,rdx= | 19 D_icode=<br>4,rbx= | 0,E_icode= 0, |
|-----------------------------------------------------|----|---------------------|-----------------------|---------------|
| 0,rcx=                                              | 4  |                     |                       |               |
| <pre>clk=1 f_predPC= M_icode= 0, ifun= 0,rax=</pre> | 19 | F_predPC=<br>0,rdx= | 19 D_icode=<br>4,rbx= | 0,E_icode= 0, |
| 0,rcx=                                              | 4  |                     |                       |               |
| <pre>clk=0 f_predPC= M_icode= 0, ifun= 0,rax=</pre> | 19 | F_predPC=<br>0,rdx= | 19 D_icode=<br>4,rbx= | 0,E_icode= 0, |
| 0,rcx=                                              | 4  |                     |                       |               |
| Halting                                             |    |                     |                       |               |
| clk=1 f_predPC=                                     | 19 | F_predPC=           | 19 D_icode=           | 0,E_icode= 0, |
| M_icode= 0, ifun= 0,rax=                            |    | 0,rdx=              | 4,rbx=                |               |
| 0,rcx=                                              | 4  |                     |                       |               |

This sequence of execution shows that the call and return functionalities are implemented and executed correctly by the pipeline.

## **Challenges Encountered:**

The challenges include the following:

- 1) Problems with ALU where the same wire was being driven by multiple modules which caused them to go to x state.
- 2) Keeping a check on clock cycles in which the individual blocks and the registers will get updated.
- 3) Data forwarding in pipelined implementation dealing with the registers of 0XF.
- 4) Dealing with the **d\_srcA**, **d\_srcB**, **d\_dstE** and **d\_dstM** with the implementation of their logic.
- 5) Implementing the control logic for data and control hazards.
- 6) Testing the call and return functions which required the inclusion of a stack in memory.
- 7) Conversion from Assembly to machine code in instruction memory (can be automated)